# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# Multi-Core Configuration of LC823450 Series for Audio Applications

### Introduction

This application note describes multi-core configuration for the implementation of multi-core RTOS (Real Time Operating System).

At first, H/W requirements for the implementation of multi-core RTOS are described, and then S/W requirements are described.

Intended audience is customers who are building audio application using LC823450 Series (called LC823450 hereafter).

### **BACKGROUND**

### **Implemented cores**

LC823450 has two ARM® Cortex®-M3 (Core0 and Core1) and one original-DSP called LPDSP. LPDSP is used for audio processing, and its instruction set is different from Cortex-M3's one. Therefore, the combination of two Cortex-M3 and LPDSP is categorized to heterogeneous multi-core as described in the blue frame of Figure 1. On the other hand, combination of two Cortex-M3 is categorized to homogeneous dual-core as described in the red frame of Figure 1.

Figure 1. Core configuration of LC823450



### HARDWARE REQUIREMENTS

### Memory access from cores

LC823450 has multiple bus-masters including two Cortex-M3 and multiple bus-slaves as described in Figure 2. These bus-masters access to bus-slaves via bus-matrix shown by ● as described in Figure 2.

Cortex-M3 (core0 and core1) can access to all bus-slaves except LPDSP32-ROM. Access latency to target bus-slave from Cortex-M3 core0 is the same from Cortex-M3 core1 if Cortex-M3 core0 and Cortex-M3 core1 don't access to same bus-slave.

Via bus-matrix, multiple bus-masters can access to different bus-slaves at the same time. Only when multiple



## ON Semiconductor®

www.onsemi.com

### **APPLICATION NOTE**



bus-masters access to same bus-slave at the same time, bus-matrix performs bus arbitration.

Figure 2. Bus-matrix of LC823450



Note about bus arbitration:

- PM, DMA and DMB access from LPDSP are top priority and always preferred.
- Access from master except LPDSP is usually scheduled in round-robin arbitration.

### Mutex

Mutual exclusion is called mutex. It is used to perform exclusive control to critical section. By using it, it is possible to maintain the consistency of data. LC823450 has 16 mutex registers.

### **Atomic instruction**

Cortex-M3 supports bit-band instruction. This instruction performs atomic read-modify-write operation and can access exclusively to memory. By using it, it is possible to maintain the consistency of data.

LPDSP doesn't support atomic instruction.

### Unique id

Cortex-M3 core0 and core1 have unique CPUID placed in address  $0xE00F\_E000$  respectively. As this address is accessed through the Private Peripheral Bus (PPB), each core can access to unique register.

CPUID for Cortex-M3 core0 indicates 0 ( "0" is allocated in 0xE00F\_E000 for Cortex-M3 core0).

CPUID for Cortex-M3 core1 indicates 1( "1" is allocated in 0xE00F E000 for Cortex-M3 core1)..

When unique program code for each core is included in common program code for Cortex-M3 core0 and core1, each core identifies CPUID on boot and then performs unique program code respectively.

### Interrupt among each core

LC823450 has 12 interrupts among each core as described in Figure 3. Interrupts to Cortex-M3 (core0 and core1) are connected via NVIC. Interrupts to LPDSP are connected via SELECTOR.

INTISRO\_0, INTISRO\_1, INTISRO\_2 and INTISRO\_3 are used to generate interrupts from Cortex-M3 core0. When Cortex-M3 core0 sets "1" in INTISRO\_0, interrupt from Cortex-M3 core0 is generated to Cortex-M3 core0, core1 and LPDSP. NTISRO\_1, INTISRO\_2 and INTISRO\_3 are also same function as INTISRO\_0.

INTISR1\_0, INTISR1\_1, INTISR1\_2 and INTISR1\_3 are used to generate interrupts from Cortex-M3 core1. When Cortex-M3 core1 sets "1" in INTISR1\_0, interrupt from Cortex-M3 core1 is generated to Cortex-M3 core0, core1 and LPDSP. NTISR1\_1, INTISR1\_2 and INTISR1\_3 are also same function as INTISR1\_0.

INTISR2\_0, INTISR2\_1, INTISR2\_2 and INTISR2\_3 are used to generate interrupts from LPDSP. When LPDSP sets "1" in INTISR2\_0, interrupt from LPDSP is generated to Cortex-M3 core0, core1 and LPDSP. NTISR2\_1, INTISR2\_2 and INTISR2\_3 are also same function as INTISR2\_0.

### **Interrupt from peripherals**

External interrupts and Functional interrupts are provided to Cortex-M3 (core0 and core1) and LPDSP as described in Figure 3.

External interrupts mean interrupt by GPIO. And Functional interrupts mean interrupt from each function block. External interrupts are provided via FILTER for noise countermeasure.

Figure 3. Interrupt of LC823450



# Event communication between Cortex-M3 core0 and Cortex-M3 core1

Figure 4 shows the image of event communication between Cortex-M3 core0 and Cortex-M3 core1. TXEV output of Cortex-M3 Core0 is connected to RXEV input of Core1. TXEV output of Core1 is connected to RXEV input of Core0.

Both cores can synchronize their tasks by entering into sleep state with WFE command, and by issuing an event to release the sleep state with SEV command.

WFE command behavior is affected by the event latch in core. If the event latch is not set, it will enter into the sleep state. If the event latch is set, the latch is cleared and command execution does not enter into the sleep state and continues on. Please refer to ARM document such as Cortex-M3 WFE command for more information about the event latch.

Figure 4. Image of event communication



### Clock and reset

Common clock is provided to Cortex-M3 core0, core1 and LPDSP as described in Figure 5.

Clock for Cortex-M3 core1 is controlled by register C1CLKEN (0x4008\_0000 bit0).

Clock for LPDSP is controlled by register DSPCLKEN (0x4008\_0000 bit8).

Also reset for Cortex-M3 core1 is controlled by register C1RSTN (0x4008\_0000 bit1) and reset for LPDSP is controlled by register DSPRSTN (0x4008\_0000 bit9).

On boot, clocks for Cortex-M3 core1 and LPDSP are stopped and Cortex-M3 core1 and LPDSP are reset. When you use Cortex-M3 core1 or LPDSP, clock is supplied, and then release the reset. Note: Supply at least 3 clock cycles before release the reset.

Figure 5. Clock tree of LC823450



### SOFTWARE REQUIREMENTS

OS

We can provide OS as binary codes called TOPPERS/FMP. It conforms to uITRON4 standard profile designed as the operating system for embedded system and supports dual core system. Also we can provide the development environment including these source code by concluding NDA. It is ready for mass production, but if customers have their own OS, it is possible to use it.

### Task assignment example regarding TOPPERS/FMP

When you add task, you should specify the task assignment by using CRE\_TSK in configure file as described in Figure 6.

taskA written in CLASS(TCL\_1) is assigned to Cortex-M3 Core0 initially. But it is possible to assign to Cortex-M3 Core1 later.

taskB written in CLASS(TCL\_2) is assigned to Cortex-M3 Core1 initially. But it is possible to assign to Cortex-M3 Core0 later.

taskC written in CLASS(TCL\_1\_ONLY) is assigned to Cortex-M3 Core0. It is impossible to assign to Cortex-M3 Core1.

taskD written in CLASS(TCL\_2\_ONLY) is assigned to Cortex-M3 Core1. It is impossible to assign to Cortex-M3 Core0.

And you should write the task processing as described in Figure 7. By the way, ext tsk () is optional.

Regarding argument detail of CRE\_TSK, please refer to TOPPERS/FMP manual provided by concluding NDA.

Figure 6. Example of configure file

```
This is configure file example.
CLASS(TCL_1){
 //create taskA
 CRE_TSK(NEW_TSKA, { TA_ACT, 0, taskA, 1, 1024, NULL });
 //define interrupt0
  DEF_INH(INHNO_I0, { TA_NULL, interrupt0 });
  //set interrupt0 attribute
  CFG_INT(INTNO_I0, { LOWLEVEL_DETECT, INTPRIORITY });
CLASS(TCL 2){
 //create taskB
 CRE_TSK(NEW_TSKB, { TA_ACT, 0, taskB, 2, 1024, NULL });
CLASS(TCL_1_ONLY){
 //create taskC
 CRE_TSK(NEW_TSKC, { TA_ACT, 0, taskC, 3, 1024, NULL });
CLASS(TCL_2_ONLY){
 //create taskD
 CRE_TSK(NEW_TSKD, { TA_ACT, 0, taskD, 4, 1024, NULL });
```

### TOPPERS/FMP

When you add interrupt handler, you should define the interrupt handler by using DEF\_INH, and set the interrupt attribute by CFG\_INT in configure file as described in Figure 6.

Regarding argument detail of DEF\_INH and CFG\_INT, please refer to TOPPERS/FMP manual provided by concluding NDA.

And you should write the interrupt handler processing as described in Figure 6.

# Figure 7. Example of C source code

```
This is C source file example.
Void taskA( intptr_t exinf ){
 //process
 *********
 ext_tsk();
Void taskB( intptr_t exinf ){
 //process
 *********
 ext_tsk();
}
Void taskC( intptr_t exinf ){
 //process
 *********
 ext_tsk();
Void taskD( intptr_t exinf ){
 //process
  **********
Void Interrupt0(void){
 //process
 *********
}
```

ARM, the ARM logo, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer