NCP3102C

Wide Input Voltage Synchronous Buck Converter

The NCP3102C is a high efficiency, 10 A DC-DC buck converter designed to operate from a 5 V to 12 V supply. The device is capable of producing an output voltage as low as 0.8 V. The NCP3102C can continuously output 10 A through MOSFET switches driven by an internally set 275 kHz oscillator. The 40-pin device provides an optimal level of integration to reduce size and cost of the power supply. The NCP3102C also incorporates an externally compensated transconductance error amplifier and a capacitor programmable soft-start function. Protection features include programmable short circuit protection and input undervoltage lockout (UVLO). The NCP3102C is available in a 40-pin QFN package.

Features
- Split Power Rail 2.7 V to 18 V on PWRVCC
- 275 kHz Internal Oscillator
- Greater Than 90% Max Efficiency
- Boost Pin Operates to 35 V
- Voltage Mode PWM Control
- 0.8 V ± 1% Internal Reference Voltage
- Adjustable Output Voltage
- Capacitor Programmable Soft-Start
- 85% Max Duty Cycle
- Input Undervoltage Lockout
- Resistor Programmable Current Limit
- These are Pb-Free Devices

Applications
- Servers / Networking
- DSP and FPGA Power Supply
- DC-DC Regulator Modules

Figure 1. Typical Application Diagram

Figure 2. Efficiency

MARKING DIAGRAM

http://onsemi.com

ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 24 of this data sheet.
Figure 3. Detailed Block Diagram
Table 1. PIN FUNCTION DESCRIPTION

<table>
<thead>
<tr>
<th>Pin No</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-4, 36-40</td>
<td>PWRPHS</td>
<td>Power phase node (PWRPHS). Drain of the low side power MOSFET.</td>
</tr>
<tr>
<td>5-12</td>
<td>PWRGND</td>
<td>Power ground. High current return for the low-side power MOSFET. Connect PWRGND with large copper areas to the input and output supply returns, and negative terminals of the input and output capacitors.</td>
</tr>
<tr>
<td>13</td>
<td>VCC</td>
<td>Supply rail for the internal circuitry. Operating supply range is 4.5 V to 13.2 V. Decouple with a 1 μF capacitor to GND. Ensure that this decoupling capacitor is placed near the IC.</td>
</tr>
<tr>
<td>14,15,19,20,23</td>
<td>AGND</td>
<td>IC ground reference. All control circuits are referenced to these pins.</td>
</tr>
<tr>
<td>16</td>
<td>FB</td>
<td>The inverting input pin to the error amplifier. Use this pin in conjunction with the COMP pin to compensate the voltage-control feedback loop. Connect this pin to the output resistor divider (if used) or directly to output voltage.</td>
</tr>
<tr>
<td>17</td>
<td>COMP/DIS</td>
<td>Compensation or disable pin. The output of the error amplifier (EA) and the non-inverting input of the PWM comparator. Use this pin in conjunction with the FB pin to compensate the voltage-control feedback loop. The compensation capacitor also acts as a soft start capacitor. Pull the pin below 400 mV to disable controller.</td>
</tr>
<tr>
<td>18</td>
<td>NC</td>
<td>Not Connected. The pin can be connected to AGND or not connected.</td>
</tr>
<tr>
<td>21</td>
<td>TGOUT</td>
<td>High side MOSFET driver output.</td>
</tr>
<tr>
<td>22</td>
<td>CPHS</td>
<td>The controller phase sensing for short circuit protection.</td>
</tr>
<tr>
<td>24</td>
<td>BST</td>
<td>Supply rail for the floating top gate driver. To form a boost circuit, use an external diode to bring the desired input voltage to this pin (cathode connected to BST pin). Connect a capacitor (C_{BST}) between this pin and the CPHS pin.</td>
</tr>
<tr>
<td>25</td>
<td>TGIN</td>
<td>High side MOSFET gate.</td>
</tr>
<tr>
<td>26-34</td>
<td>PWRVCC</td>
<td>Input supply pin for the high side MOSFET. Connect VCCPWR to the VCC pin or power separately for split rail application.</td>
</tr>
<tr>
<td>35</td>
<td>BG</td>
<td>The current limit set pin and low side MOSFET gate drive.</td>
</tr>
</tbody>
</table>
## Table 2. ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Main Supply Voltage Control Input</td>
<td>VCC</td>
<td>-0.3</td>
<td>15</td>
<td>V</td>
</tr>
<tr>
<td>Main Supply Voltage Power Input</td>
<td>PWRVCC</td>
<td>-0.3</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>Bootstrap Supply Voltage vs Ground</td>
<td>VBST</td>
<td>-0.3</td>
<td>35</td>
<td>V</td>
</tr>
<tr>
<td>Bootstrap Supply Voltage vs Ground (spikes &lt; = 50 ns)</td>
<td>VBST_spike</td>
<td>-5.0</td>
<td>40</td>
<td>V</td>
</tr>
<tr>
<td>Bootstrap Pin Voltage vs VPWRPHS</td>
<td>VBST~VPWRPHS</td>
<td>-0.3</td>
<td>15</td>
<td>V</td>
</tr>
<tr>
<td>High Side Switch Max DC Current</td>
<td>I PHS</td>
<td>0</td>
<td>7.5</td>
<td>A</td>
</tr>
<tr>
<td>VPWRPHS Pin Voltage</td>
<td>VPWRPHS</td>
<td>-0.7</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>VPWRPHS Pin Voltage (spikes &lt; 50 ns)</td>
<td>VPWRPHSP</td>
<td>-5</td>
<td>40</td>
<td>V</td>
</tr>
<tr>
<td>CPHASE Pin Voltage</td>
<td>VCPHSH</td>
<td>-0.7</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>CPHASE Pin Voltage (spikes &lt; 50 ns)</td>
<td>VCPHSTR</td>
<td>-5</td>
<td>40</td>
<td>V</td>
</tr>
<tr>
<td>Current Limit Set and Bottom Gate</td>
<td>VBG</td>
<td>-0.3</td>
<td>VCC &lt; VBG &lt; 15</td>
<td>V</td>
</tr>
<tr>
<td>Current Limit Set and Bottom Gate (spikes &lt; 200 ns)</td>
<td>VBGS</td>
<td>-2.0</td>
<td>VCC &lt; VBGS &lt; 15</td>
<td>V</td>
</tr>
<tr>
<td>Top Gate vs Ground</td>
<td>VTG</td>
<td>-0.3</td>
<td>30</td>
<td>V</td>
</tr>
<tr>
<td>Top Gate vs Phase</td>
<td>VTG</td>
<td>-0.3</td>
<td>VCC &lt; VTG &lt; 15</td>
<td>V</td>
</tr>
<tr>
<td>Top Gate vs Phase (spikes &lt; 200 ns)</td>
<td>VTGSP</td>
<td>-2.0</td>
<td>VCC &lt; VTGSP &lt; 15</td>
<td>V</td>
</tr>
<tr>
<td>FB Pin Voltage</td>
<td>VFB</td>
<td>-0.3</td>
<td>VCC &lt; VFB &lt; 6.0</td>
<td>V</td>
</tr>
<tr>
<td>COMP/DISABLE</td>
<td>VCOMP/DIS</td>
<td>-0.3</td>
<td>VCC &lt; VCOMP/DIS &lt; 6.0</td>
<td>V</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Rating</th>
<th>Symbol</th>
<th>Symbol</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thermal Resistance, Junction-to-Ambient (Note 2)</td>
<td>RθJA</td>
<td>35</td>
<td>°C/W</td>
</tr>
<tr>
<td>Thermal Resistance, Junction-to-Case (Note 2) at 85°C</td>
<td>RθJC</td>
<td>5</td>
<td>°C/W</td>
</tr>
<tr>
<td>Continuous Power Distribution (T_A = +85°C)</td>
<td>PD</td>
<td>1.8</td>
<td>W</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>Tstg</td>
<td>-55 to 150</td>
<td>°C</td>
</tr>
<tr>
<td>Junction Operating Temperature</td>
<td>TJ</td>
<td>-40 to 150</td>
<td>°C</td>
</tr>
<tr>
<td>Lead Temperature Soldering (10 sec): Reflow (SMD styles only) Pb-Free (Note 1)</td>
<td>RF</td>
<td>260 peak</td>
<td>°C</td>
</tr>
</tbody>
</table>

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

NOTE: These devices have limited built-in ESD protection. The devices should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the device.

1. 60–180 seconds minimum above 237°C
2. Based on 110 * 100 mm double layer PCB with 35 µm thick copper plating.
Table 3. ELECTRICAL CHARACTERISTICS
(-40°C < TJ < 125°C; VCC = 12 V, BST - PHS = 12 V, BST = 12 V, PHS = 24 V, for min/max values unless otherwise noted).

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power Power Channel</td>
<td>PWRYCC - GND</td>
<td>2.7</td>
<td>18</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Input Voltage Range</td>
<td>VCC - GND</td>
<td>4.5</td>
<td>13.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Boost Voltage Range</td>
<td>VBST - GND</td>
<td>4.5</td>
<td>26.5</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

**SUPPLY CURRENT**

<table>
<thead>
<tr>
<th></th>
<th>VFB = 0.85 V VCOMP = 0.4 V, No Switching, VCC = 13.2 V</th>
<th>4.1</th>
<th>mA</th>
</tr>
</thead>
<tbody>
<tr>
<td>Quiescent Supply Current</td>
<td>VFB = 0.85 V VCOMP = 0.4 V, No Switching, VCC = 5.0 V</td>
<td>3.2</td>
<td>mA</td>
</tr>
<tr>
<td>VCC Supply Current</td>
<td>VFB = VCOMP = 1 V, Switching, VCC = 13.2 V</td>
<td>9.2</td>
<td>16</td>
</tr>
<tr>
<td>VCC Supply Current</td>
<td>VFB = VCOMP = 1 V, Switching, VCC = 5 V</td>
<td>8.5</td>
<td>12</td>
</tr>
<tr>
<td>Boost Quiescent Current</td>
<td>VFB = 0.85 V, No Switching, VCC = 13.2 V</td>
<td>63</td>
<td>µA</td>
</tr>
<tr>
<td>Shutdown Supply Current</td>
<td>VFB = 1 V, VCOMP= 0 V, No Switching, VCC = 13.2 V</td>
<td>-</td>
<td>4.1</td>
</tr>
</tbody>
</table>

**UNDER VOLTAGE LOCKOUT**

| VCC UVLO Threshold            | VCC Rising Edge                                   | 3.8  | -    | 4.3  | V    |
| VCC UVLO Hysteresis           | -                                                  | -    | 364  | -    | mV   |
| BST UVLO Threshold Rising     | BST Rising                                        | -    | 3.82 | -    | V    |
| BST UVLO Threshold Falling    | -                                                  | 3.71 | -    | -    | V    |

**SWITCHING REGULATOR**

<table>
<thead>
<tr>
<th></th>
<th>0°C &lt; TJ &lt; 70°C, 4.5 V &lt; VCC &lt; 13.2 V</th>
<th>0°C &lt; TJ &lt; 125°C, 4.5 V &lt; VCC &lt; 13.2 V</th>
<th>0°C &lt; TJ &lt; 70°C, 4.5 V &lt; VCC &lt; 13.2 V</th>
<th>0°C &lt; TJ &lt; 125°C, 4.5 V &lt; VCC &lt; 13.2 V</th>
<th>0°C &lt; TJ &lt; 70°C, 4.5 V &lt; VCC &lt; 13.2 V</th>
<th>0°C &lt; TJ &lt; 125°C, 4.5 V &lt; VCC &lt; 13.2 V</th>
</tr>
</thead>
<tbody>
<tr>
<td>VFB Feedback Voltage,</td>
<td>0.792</td>
<td>0.788</td>
<td>0.809</td>
<td>0.809</td>
<td>0.809</td>
<td>0.809</td>
</tr>
<tr>
<td>Control Loop in Regulation</td>
<td>0.800</td>
<td>0.800</td>
<td>0.812</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Oscillator Frequency</td>
<td>300 kHz</td>
<td>317 kHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ramp-Amplitude Voltage</td>
<td>0.8</td>
<td>1.1</td>
<td>1.4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Minimum Duty Cycle</td>
<td>-</td>
<td>8.5</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Duty Cycle</td>
<td>-</td>
<td>85</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TG Falling to BG Rising Delay</td>
<td>46</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BG Falling to TG Rising Delay</td>
<td>41</td>
<td>ns</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**PWM COMPENSATION**

|                      | 3.2                                       | -                                           | 3.6                                | mS                              |
| Transconductance      |                                          |                                              |                                    |                                  |
| Open Loop DC Gain     | Guaranteed by design                      | 55                                          | 70                                 | - DB                            |
| Output Source Current | VFB < 0.8 V                               | 80                                          | 140                                | 193                             | µA                               |
| Output Sink Current   | VFB > 0.8 V                               | 80                                          | 131                                | 193                             | µA                               |
| Input Bias Current    | -                                         | 0.160                                       | 1.0                                | µA                              |

**ENABLE**

| Enable Threshold (Falling) | 0.37                                      | 0.4                                         | .43                                | V                               |

**SOFTWARE**

| Delay to Soft-Start | 1                                         | -                                           | 5                                  | ms                              |
| SS Source Current   | VFB < 0.8 V                                | -                                           | 10.6                               | - µA                            |
| Switch Over Threshold | VFB = 0.8 V                              | -                                           | 100                                | - % of Vref                     |

**OVER-CURRENT PROTECTION**

| OCSET Current Source | Sourced from BG Pin before Soft-Start    | -                                           | 10                                  | - µA                            |
| OC Threshold        | R_BG = 5 kΩ                               | -                                           | 50                                  | - mV                            |
| OC Switch-Over Threshold | -                                        | -                                           | 700                                 | - mV                            |
| Fixed OC Threshold  | -                                         | 99                                          | -                                   | - mV                            |

**PWM OUTPUT STAGE**

| High-Side Switch On-Resistance | VCC = 12 V, ID = 1 A                      | -                                           | 8                                   | mΩ                              |
| Low-Side Switch On-Resistance  | VCC = 12 V, ID = 1 A                      | -                                           | 8                                   | mΩ                              |

http://onsemi.com
TYPICAL OPERATING CHARACTERISTICS

Figure 5. Frequency ($F_{SW}$) vs. Temperature

Figure 6. Switching Current vs. Temperature

Figure 7. Reference Voltage ($V_{ref}$) vs. Temperature

Figure 8. UVLO Threshold vs. Temperature

Figure 9. Soft-Start Sourcing vs. Temperature
TYPICAL OPERATING CHARACTERISTICS

Figure 10. $I_{CC}$ vs. Temperature

Figure 11. I-Limit vs. Temperature

Figure 12. Transconductance vs. Temperature

Figure 13. Maximum Duty Cycle vs. Input Voltage

Figure 14. Controller Current vs. Input Voltage

Figure 15. Reference Voltage vs. Input Voltage
Figure 16. Minimum Duty Cycle vs. Temperature
NCP3102C

DETAILED OPERATING DESCRIPTION

General
NCP3102C is a high efficiency integrated wide input voltage 10 A synchronous PWM buck converter designed to operate from a 4.5 V to 13.2 V supply. The output voltage of the converter can be precisely regulated down to 800 mV ±1.0% when the VFB pin is tied to the output voltage. The switching frequency is internally set to 275 kHz. A high gain Operational Transconductance Error Amplifier (OTEA) is used for feedback and stabilizing the loop.

Input Voltage
The NCP3102C can be used in many applications by using the VCC and PWRVCC pins together or separately. The PWRVCC pin provides voltage to the switching MOSFETS. The VCC pin provides voltage to the control circuitry and driver stage.

If the VCC and the PWRVCC pin are not tied together, the input voltage of the PWRVCC pin can accept 2.7 V to 18 V. If the VCC and PWRVCC pins are tied together the input voltage range is 4.5 V to 13.2 V.

Duty Cycle and Maximum Pulse Width Limits
In steady state DC operation, the duty cycle will stabilize at an operating point defined by the ratio of the input to the output voltage. The NCP3102C can achieve an 82% duty ratio. The part has a built in off-time which ensures that the bootstrap supply is charged every cycle. The NCP3102C is capable of a 100 ns pulse width (minimum) and allows a 12 V to 0.8 V conversion at 275 kHz. The duty cycle limit and the corresponding output voltage are shown below in graphical format in Figure 17. The green area represents the safe operating area for the lowest maximum operational duty cycle for 4.5 V and 13.2 V.

Although BST is rated at 13.2 V with reference to PHS, it can also tolerate 26.5 V with respect to GND.

External Enable/Disable
Once the input voltage has exceeded the boost and UVLO threshold at 3.82 V and VCC threshold at 4 V, the COMP pin starts to rise. The PWRRPHS node is tri-stated until the COMP voltage exceeds 830 mV. Once the 830 mV threshold is exceeded, the part starts to switch and is considered enabled. When the COMP pin voltage is pulled below the 400 mV threshold, it disables the PWM logic, the top MOSFET is driven off, and the bottom MOSFET is driven on as shown in Figure 18. In the disabled mode, the OTA output source current is reduced to 10 µA.

When disabling the NCP3102C using the COMP/Disable pin, an open collector or open drain drive should be used as shown in Figure 19.

Power Sequencing
Power sequencing can be achieved with NCP3102C using two general purpose bipolar junction transistors or MOSFETs. An example of the power sequencing circuit using the external components is shown in Figure 20.

http://onsemi.com
Normal Shutdown Behavior

Normal shutdown occurs when the IC stops switching because the input supply reaches UVLO threshold. In this case, switching stops, the internal soft start, SS, is discharged, and all gate pins are driven low. The switch node enters a high impedance state and the output capacitors discharge through the load with no ringing on the output voltage.

External Soft-Start

The NCP3102C features an external soft start function, which reduces inrush current and overshoot of the output voltage. Soft start is achieved by using the internal current source of 10 μA (typ), which charges the external integrator capacitor of the transconductance amplifier. Figures 21 and 22 are typical soft start sequences. The sequence begins once VCC surpasses its UVLO threshold. During Soft Start as the Comp Pin rises through 400 mV, the PWM logic and gate drives are enabled. When the feedback voltage crosses 800 mV, the EOTA will be given control to switch to its higher regulation mode with the ability to source and sink 130 μA. In the event of an over current during the soft start, the overcurrent logic will override the soft start sequence and will shut down the PWM logic and both the high side and low side gates of the switching MOSFETS.

UVLO

Under Voltage Lockout (UVLO) is provided to ensure that unexpected behavior does not occur when VCC is too low to support the internal rails and power the converter. For the NCP3102C, the UVLO is set to ensure that the IC will start up when VCC reaches 4.0 V and shutdown when VCC drops below 3.6 V. The UVLO feature permits smooth operation from a varying 5.0 V input source.

Current Limit Protection

In case of a short circuit or overload, the low-side (LS) FET will conduct large currents. The low-side RDS(on) sense is implemented to protect from over current by comparing the voltage at the phase node to AGND just prior to the low side MOSFET turnoff to an internally generated fixed voltage. If the differential phase node voltage is lower than OC trip voltage, an overcurrent condition occurs and a counter is initiated. If seven consecutive over current trips are counted, the PWM logic and both HS-FET and LS-FET are latch off. The converter will be latched off until input power drops below the UVLO threshold. The operation of key nodes are displayed in Figure 23 for both normal operation and during over current conditions.
Overcurrent Threshold Setting

The NCP3102C overcurrent threshold can be set from 50 mV to 450 mV by adding a resistor (RSET) between BG and GND. During a short period of time following \( V_{CC} \) rising above the UVLO threshold, an internal 10 \( \mu \)A current (IOCSET) is sourced from the BG pin, creating a voltage drop across RSET. The voltage drop is compared against a stepped internal voltage ramp. Once the internal stepped voltage reaches the RSET voltage, the value is stored internally until power is cycled. The overall time length for the OC setting procedure is approximately 3 ms. When connecting an RSET resistor between BG and GND, the programmed threshold will be:

\[
I_{OCth} = \frac{IOCSET \times RSET}{R_{DS(on)}} \rightarrow 12.5 \, \text{A} = \frac{10 \, \mu \text{A} \times 10 \, \text{k}\Omega}{8 \, \text{m}\Omega} \quad (\text{eq. 1})
\]

- \( I_{OCSET} \): Sourced current
- \( I_{OCth} \): Current trip threshold
- \( R_{DS(on)} \): On resistance of the low side MOSFET
- \( RSET \): Current set resistor

The RSET values range from 5 k\( \Omega \) to 45 k\( \Omega \). If RSET is not connected or the RSET value is too high, the device switches the OCP threshold to a fixed 96 mV value (12 A) typical at 12 V. The internal safety clamp on BG is triggered as soon as BG voltage reaches 700 mV, enabling the 96 mV fixed threshold and ending the OC setting period. The current trip threshold tolerance is \( \pm 25 \, \text{mV} \). The accuracy is best at the highest set point (550 mV). The accuracy will decrease as the set point decreases.

Drivers

The NCP3102C drives the internal high and low side switching MOSFETS with 1 A gate drivers. The gate drivers also include adaptive non-overlap circuitry. The non-overlap circuitry increases efficiency which minimizes power dissipation by minimizing the low-side MOSFET body diode conduction time.

A block diagram of the non-overlap and gate drive circuitry used is shown in Figure 25.

Careful selection and layout of external components is required to realize the full benefit of the onboard drivers. The capacitors between \( V_{CC} \) and GND and between BST and CPHS must be placed as close as possible to the IC. A ground plane should be placed on the closest layer for return currents to GND in order to reduce loop area and inductance in the gate drive circuit.
APPLICATION SECTION

Design Procedure
When starting the design of a buck regulator, it is important to collect as much information as possible about the behavior of the input and output before starting the design.

ON Semiconductor has a Microsoft Excel® based design tool available online under the design tools section of the NCP3102C product page. The tool allows you to capture your design point and optimize the performance of your regulator based on your design criteria.

Table 4. DESIGN PARAMETERS

<table>
<thead>
<tr>
<th>Design Parameter</th>
<th>Example Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage (VCC)</td>
<td>10.8 V to 13.2 V</td>
</tr>
<tr>
<td>Output voltage (VOUT)</td>
<td>3.3 V</td>
</tr>
<tr>
<td>Input ripple voltage (VCCRIPPLE)</td>
<td>300 mV</td>
</tr>
<tr>
<td>Output ripple voltage (VOUTRIPPLE)</td>
<td>40 mV</td>
</tr>
<tr>
<td>Output current rating (IOUT)</td>
<td>10 A</td>
</tr>
<tr>
<td>Operating frequency (FSW)</td>
<td>275 kHz</td>
</tr>
</tbody>
</table>

The buck converter generates input voltage $V_{CC}$ pulses that are LC filtered to produce a lower DC output voltage $V_{OUT}$. The output voltage can be changed by modifying the on time relative to the switching period $T$ or switching frequency. The ratio of high side switch on time to the switching period is called duty ratio $D$. Duty ratio can also be calculated using $V_{OUT}$, $V_{CC}$, Low Side Switch Voltage Drop $V_{LSD}$, and High Side Switch Voltage Drop $V_{HSD}$:

$$F_{SW} = \frac{1}{T}$$  \hspace{1cm} (eq. 2)

$$D = \frac{T_{ON}}{T} (1 - D) = \frac{T_{OFF}}{T}$$  \hspace{1cm} (eq. 3)

$$D = \frac{V_{OUT} + V_{LSD}}{V_{CC} - V_{HSD} + V_{LSD}} = \frac{V_{OUT}}{V_{CC}} \rightarrow$$  \hspace{1cm} (eq. 4)

$$27.5\% = \frac{3.3 \text{ V}}{12 \text{ V}}$$

$D$ = Duty cycle

$F_{SW}$ = Switching frequency

$T$ = Switching period

$T_{OFF}$ = High side switch off time

$T_{ON}$ = High side switch on time

$V_{HSD}$ = High side switch voltage drop

$V_{CC}$ = Input voltage

$V_{LSD}$ = Low side switch voltage drop

$V_{OUT}$ = Output voltage

Inductor Selection
When selecting an inductor, the designer may employ a rule of thumb for the design where the percentage of ripple current in the inductor should be between 10% and 40%. When using ceramic output capacitors, the ripple current can be greater because the ESR of the output capacitor is small, thus a user might select a higher ripple current. However, when using electrolytic capacitors, a lower ripple current will result in lower output ripple due to the higher ESR of electrolytic capacitors. The ratio of ripple current to maximum output current is given in Equation 5.

$$ra = \frac{\Delta I}{I_{OUT}}$$  \hspace{1cm} (eq. 5)

$$\Delta I = \text{Ripple current}$$

$$I_{OUT} = \text{Output current}$$

$$ra = \text{Ripple current ratio}$$

Using the ripple current rule of thumb, the user can establish acceptable values of inductance for a design using Equation 6.

$$L_{OUT} = \frac{V_{OUT}}{I_{OUT} \ast ra \ast F_{SW} \ast (1 - D)} \rightarrow$$  \hspace{1cm} (eq. 6)

$$3.35 \mu H = \frac{3.3 \text{ V}}{10 \text{ A} \ast 26\% \ast 275 \text{ kHz}} \ast (1 - 27.5\%)$$

$D$ = Duty ratio

$F_{SW}$ = Switching frequency

$I_{OUT}$ = Output current

$L_{OUT}$ = Output inductance

$ra$ = Ripple current ratio

When selecting an inductor, the designer must not exceed the current rating of the part. To keep within the bounds of the part’s maximum rating, a calculation of the RMS current and peak current are required.
IRMS = \frac{I_{OUT} \cdot \left(1 + \frac{ra}{2}\right)}{12} \rightarrow 11.3 A = 10 A \cdot \left(1 + \frac{26\%}{2}\right) \quad (eq. 8)

I_{OUT} = \text{Output current}
I_{PK} = \text{Inductor peak current}
ra = \text{Ripple current ratio}

A standard inductor should be found so the inductor will be rounded to 3.3 \mu H. The inductor should support an RMS current of 10.03 A and a peak current of 11.3 A.

The final selection of an output inductor has both mechanical and electrical considerations. From a mechanical perspective, smaller inductor values generally correspond to smaller physical size. Since the inductor is often one of the largest components in the regulation system, a minimum inductor value is particularly important in space constrained applications. From an electrical perspective, the maximum current slew rate through the output inductor for a buck regulator is given by Equation 9.

\text{SlewRate}_{LOUT} = \frac{V_{CC} - V_{OUT}}{L_{OUT}} \rightarrow 2.64 A / \mu s = \frac{12 V - 3.3 V}{3.3 \mu H} \quad (eq. 9)

L_{OUT} = \text{Output inductance}
V_{CC} = \text{Input voltage}
V_{OUT} = \text{Output voltage}

Equation 9 implies that larger inductor values limit the regulator’s ability to slew current through the output inductor in response to output load transients. Consequently, output capacitors must supply the load current until the inductor current reaches the output load current level. Reduced inductance to increase slew rates results in larger values of output capacitance to maintain tight output voltage regulation. In contrast, smaller values of inductance increase the regulator’s maximum achievable slew rate and decrease the necessary capacitance at the expense of higher ripple current. The peak-to-peak ripple current is given by the following equation:

I_{PP} = \frac{V_{OUT}(1 - D)}{L_{OUT} \cdot F_{SW}} \rightarrow 2.64 A = \frac{3.3 V(1 - 27.5\%)}{3.3 \mu H \cdot 275 kHz} \quad (eq. 10)

D = \text{Duty ratio}
F_{SW} = \text{Switching frequency}

The maximum allowable output voltage ripple is a combination of the ripple current selected, the output capacitance selected, the Equivalent Series Inductance (ESL), and Equivalent Series Resistance (ESR).

The main component of the ripple voltage is usually due to the ESR of the output capacitor and the capacitance selected, which can be calculated as shown in Equation 14:


\[ V_{ESR,C} = I_{OUT} \cdot r_a \left( C_{ESR} + \frac{1}{8 \cdot F_{SW} \cdot C_{OUT}} \right) \]  

(eq. 14)

\[ 32.4 \text{ mV} = 10 \times 26\% \left( 12 \text{ m}\Omega + \frac{1}{8 \times 275 \text{ kHz} \times 1000 \mu F} \right) \]

\[ V_{ESLON} = \frac{ESL \cdot I_{PP} \cdot F_{SW}}{D} \]  

(eq. 15)

\[ 7.8 \text{ mV} = \frac{3 \text{ nH} \times 2.64 \text{ A} \times 275 \text{ kHz}}{27.5\%} \]

\[ V_{ESLOFF} = \frac{ESL \cdot I_{PP} \cdot F_{SW}}{(1 - D)} \]  

(eq. 16)

\[ 2.96 \text{ mV} = \frac{3 \text{ nH} \times 2.64 \text{ A} \times 275 \text{ kHz}}{(1 - 27.5\%)} \]

\[ D = \text{Duty ratio} \]

\[ ESL = \text{Capacitor inductance} \]

\[ F_{SW} = \text{Switching frequency} \]

\[ I_{PP} = \text{Peak-to-peak current} \]

The output capacitor is a basic component for fast response of the power supply. For the first few microseconds of a load transient, the output capacitor supplies current to the load. Once the regulator recognizes a load transient, it adjusts the duty ratio, but the current slope is limited by the inductor value.

During a load step transient, the output voltage initially drops due to the current variation inside the capacitor and the ESR (neglecting the effect of the ESL). The user must also consider the resistance added due to PCB traces and any connections to the load. The additional resistance must be added to the ESR of the output capacitor.

\[ \Delta V_{OUT-ESR} = I_{TRAN} \times (C_{ESR} + R_{CON}) \rightarrow \]

\[ 71 \text{ mV} = 5 \text{ A} \times (12 \text{ m}\Omega + 2.2 \text{ m}\Omega) \]  

(eq. 17)

\[ C_{ESR} = \text{Output capacitor Equivalent Series Resistance} \]

\[ I_{TRAN} = \text{Output transient current} \]

\[ \Delta V_{OUT-ESR} = \text{Voltage deviation of VOUT due to the effects of ESR} \]

A minimum capacitor value is required to sustain the current during the load transient without discharging it. The voltage drop due to output capacitor discharge is given by the following equation:

\[ \Delta V_{OUT-DIS} = \frac{(I_{TRAN})^2 \times L_{OUT}}{2 \times D_{MAX} \times C_{OUT} \times (V_{CC} - V_{OUT})} \rightarrow \]  

(eq. 18)

\[ 4.9 \text{ mV} = \frac{(5 \text{ A})^2 \times 3.3 \mu H}{2 \times 82\% \times 820 \mu F \times (12 \text{ V} - 3.3 \text{ V})} \]

\[ C_{OUT} = \text{Output capacitance} \]

\[ D_{MAX} = \text{Maximum duty ratio} \]

\[ I_{TRAN} = \text{Output transient current} \]

\[ I_{OUT} = \text{Output inductor value} \]

\[ V_{CC} = \text{Input voltage} \]

\[ V_{OUT} = \text{Output voltage} \]

\[ \Delta V_{OUT-DIS} = \text{Voltage deviation of VOUT due to the effects of capacitor discharge} \]

In a typical converter design, the ESR of the output capacitor bank dominates the transient response. Please note that \( \Delta V_{OUT-DIS} \) and \( \Delta V_{OUT-ESR} \) are out of phase with each other, and the larger of these two voltages will determine the maximum deviation of the output voltage (neglecting the effect of the ESL).

Table 5 shows values of voltage drop and recovery time of the NCP3102C demo board with the configuration shown in Figure 26. The transient response was measured for the load current step from 5 A to 10 A (50% to 100% load).

Input capacitors are 2 x 47 \( \mu F \) ceramic and 5 x 270 \( \mu F \) OS-CON, output capacitors are 2 x 100 \( \mu F \) ceramic and OS-CON as mentioned in Table 5. Typical transient response waveforms are shown in Figure 26.


<table>
<thead>
<tr>
<th>COUT OS-CON (( \mu F ))</th>
<th>Drop (mV)</th>
<th>Recovery Time (( \mu \text{s} ))</th>
</tr>
</thead>
<tbody>
<tr>
<td>100</td>
<td>226</td>
<td>504</td>
</tr>
<tr>
<td>150</td>
<td>182</td>
<td>424</td>
</tr>
<tr>
<td>220</td>
<td>170</td>
<td>264</td>
</tr>
<tr>
<td>270</td>
<td>149</td>
<td>233</td>
</tr>
<tr>
<td>560</td>
<td>112</td>
<td>180</td>
</tr>
<tr>
<td>680</td>
<td>100</td>
<td>180</td>
</tr>
<tr>
<td>820</td>
<td>96</td>
<td>180</td>
</tr>
<tr>
<td>1000</td>
<td>71</td>
<td>180</td>
</tr>
<tr>
<td>2X680</td>
<td>60</td>
<td>284</td>
</tr>
<tr>
<td>2X820</td>
<td>40</td>
<td>284</td>
</tr>
</tbody>
</table>

Table 5. TRANSIENT RESPONSE VERSUS OUTPUT CAPACITANCE (50% to 100% Load Step)
Input Capacitor Selection

The input capacitor has to sustain the ripple current produced during the on time of the upper MOSFET, therefore must have a low ESR to minimize losses. The RMS value of the input ripple current is:

\[ I_{INRMS} = I_{OUT} \times D \times (1 - D) \rightarrow 4.47 \text{ A} = 10 \text{ A} \times 27.5\% \times (1 - 27.5\%) \quad (eq. 19) \]

- **D** = Duty ratio
- **I_{INRMS}** = Input capacitance RMS current
- **I_{OUT}** = Load current

The equation reaches its maximum value with **D** = 0.5. Loss in the input capacitors can be calculated with the following equation:

\[ P_{CIN} = C_{IN} \times ESR \times (I_{INRMS})^2 \]

199.8 mW = 10 mΩ × (4.47 A)^2 \quad (eq. 20)

- **C_{IN}** = Input capacitance
- **ESR** = Equivalent Series Resistance
- **I_{INRMS}** = Input capacitance RMS current
- **P_{CIN}** = Power loss in the input capacitor

Due to large di/dt through the input capacitors, electrolytic or ceramics should be used. If a tantalum capacitor must be used, it must be surge protected, otherwise capacitor failure could occur.

Power MOSFET Dissipation

Power dissipation, package size, and the thermal environment drive power supply design. Once the dissipation is known, the thermal impedance can be calculated to prevent the specified maximum junction temperatures from being exceeded at the highest ambient temperature.

Power dissipation has two primary contributors: conduction losses and switching losses. The high-side MOSFET will display both switching and conduction losses. The switching losses of the low side MOSFET will not be calculated as it switches into nearly zero voltage and the losses are insignificant. However, the body diode in the low-side MOSFET will suffer diode losses during the non-overlap time of the gate drivers.

Starting with the high-side MOSFET, the power dissipation can be approximated from:

\[ P_{D\_HS} = P_{COND} + P_{SW\_TOT} \quad (eq. 21) \]

- **P_{COND}** = Conduction losses
- **P_{D\_HS}** = Power losses in the high side MOSFET
- **P_{SW\_TOT}** = Total switching losses

The first term in Equation 21 is the conduction loss of the high-side MOSFET while it is on.

\[ P_{COND} = \left( I_{RMS\_HS} \right)^2 \times R_{DS(on)\_HS} \quad (eq. 22) \]

- **I_{RMS\_HS}** = RMS current in the high side MOSFET
- **R_{DS(on)\_HS}** = On resistance of the high side MOSFET

Using the ra term from Equation 5, I_{RMS} becomes:

\[ I_{RMS\_HS} = I_{OUT} \times \sqrt{D \times (1 - D) \cdot \left(1 + \frac{ra^2}{12}\right)} \quad (eq. 23) \]

- **D** = Duty ratio
- **ra** = Ripple current ratio
- **I_{OUT}** = Output current
- **I_{RMS\_HS}** = High side MOSFET RMS current

The second term from Equation 21 is the total switching loss and can be approximated from the following equations.

\[ P_{SW\_TOT} = P_{SW} + P_{DS} + P_{RR} \quad (eq. 24) \]

- **P_{DS}** = High side MOSFET drain to source losses
- **P_{RR}** = High side MOSFET reverse recovery losses
- **P_{SW}** = High side MOSFET switching losses
- **P_{SW\_TOT}** = High side MOSFET total switching losses

The first term for total switching losses from Equation 24 are the losses associated with turning the high-side MOSFET on and off and the corresponding overlap in drain voltage and current.

\[ P_{SW} = P_{TON} + P_{TOFF} \]

\[ = \frac{1}{2} \times (I_{OUT} \times V_{IN} \times F_{SW}) \times (t_{RISE} + t_{FALL}) \quad (eq. 25) \]

- **F_{SW}** = Switching frequency
- **I_{OUT}** = Load current
- **P_{SW}** = High side MOSFET switching losses
- **P_{TON}** = Turn on power losses
- **P_{TOFF}** = Turn off power losses
- **t_{FALL}** = MOSFET fall time
- **t_{RISE}** = MOSFET rise time
- **VCC** = Input voltage
When calculating the rise time and fall time of the high side MOSFET it is important to know the charge characteristic shown in Figure 27.

![Figure 27. High Side MOSFET Gate-to-Source and Drain-to-Source Voltage vs. Total Charge](image)

\[ t_{\text{RISE}} = \frac{Q_{\text{GD}}}{I_{G1}} = \frac{Q_{\text{GD}}}{(V_{\text{BST}} - V_{\text{TH}})/(R_{\text{HSPU}} + R_G)} \]  
\[ (eq. 26) \]

\[ I_{G1} = \text{Output current from the high-side gate drive} \]
\[ Q_{\text{GD}} = \text{MOSFET gate to drain gate charge} \]
\[ R_{\text{HSPU}} = \text{Drive pull up resistance} \]
\[ R_G = \text{MOSFET gate resistance} \]
\[ t_{\text{RISE}} = \text{MOSFET rise time} \]
\[ V_{\text{BST}} = \text{Boost voltage} \]
\[ V_{\text{TH}} = \text{MOSFET gate threshold voltage} \]

\[ t_{\text{FALL}} = \frac{Q_{\text{GD}}}{I_{G2}} = \frac{Q_{\text{GD}}}{(V_{\text{BST}} - V_{\text{TH}})/(R_{\text{HSPD}} + R_G)} \]  
\[ (eq. 27) \]

\[ I_{G2} = \text{Output current from the low-side gate drive} \]
\[ Q_{\text{GD}} = \text{MOSFET gate to drain gate charge} \]
\[ R_{\text{HSPD}} = \text{Drive pull down resistance} \]
\[ t_{\text{FALL}} = \text{MOSFET fall time} \]
\[ V_{\text{BST}} = \text{Boost voltage} \]
\[ V_{\text{TH}} = \text{MOSFET gate threshold voltage} \]

Next, the MOSFET output capacitance losses are caused by both the high-side and low-side MOSFETs, but are dissipated only in the high-side MOSFET.

\[ P_{\text{DS}} = \frac{1}{2} \cdot C_{\text{OSS}} \cdot V_{\text{IN}}^2 \cdot F_{\text{SW}} \]  
\[ (eq. 28) \]

\[ C_{\text{OSS}} = \text{MOSFET output capacitance at 0 V} \]
\[ F_{\text{SW}} = \text{Switching frequency} \]
\[ P_{\text{DS}} = \text{MOSFET drain to source charge losses} \]
\[ V_{\text{CC}} = \text{Input voltage} \]

Finally, the loss due to the reverse recovery time of the body diode in the low-side MOSFET is shown as follows:

\[ P_{\text{RR}} = Q_{\text{RR}} \cdot V_{\text{IN}} \cdot F_{\text{SW}} \]  
\[ (eq. 29) \]

\[ F_{\text{SW}} = \text{Switching frequency} \]
\[ P_{\text{RR}} = \text{High side MOSFET reverse recovery losses} \]
\[ Q_{\text{RR}} = \text{Reverse recovery charge} \]
\[ V_{\text{CC}} = \text{Input voltage} \]

The low-side MOSFET turns on into small negative voltages so switching losses are negligible. The low-side MOSFET’s power dissipation only consists of conduction loss due to \( R_{\text{DS(on)}} \) and body diode loss during non-overlap periods.

\[ P_{\text{D LS}} = P_{\text{COND}} + P_{\text{BODY}} \]  
\[ (eq. 30) \]

\[ P_{\text{BODY}} = \text{Low side MOSFET body diode losses} \]
\[ P_{\text{COND}} = \text{Low side MOSFET conduction losses} \]

Conduction loss in the low-side MOSFET is described as follows:

\[ I_{\text{RMS LS}} = \sqrt{V_{\text{IN}}^2 \cdot (1 - D) \cdot \left(1 + \frac{r_a^2}{12}\right)} \]  
\[ (eq. 32) \]

\[ D = \text{Duty ratio} \]
\[ I_{\text{OUT}} = \text{Load current} \]
\[ I_{\text{RMS LS}} = \text{RMS current in the low side} \]
\[ r_a = \text{Ripple current ratio} \]

The body diode losses can be approximated as:

\[ P_{\text{BODY}} = V_{\text{FD}} \cdot I_{\text{OUT}} \cdot F_{\text{SW}} \cdot (N_{\text{LHL}} + N_{\text{LHH}}) \]  
\[ (eq. 33) \]

\[ F_{\text{SW}} = \text{Switching frequency} \]
\[ I_{\text{OUT}} = \text{Load current} \]
\[ N_{\text{OLHL}} = \text{Dead time between the high-side MOSFET turning off and the low-side MOSFET turning on, typically 46 ns} \]
\[ N_{\text{OLHH}} = \text{Dead time between the low-side MOSFET turning off and the high-side MOSFET turning on, typically 42 ns} \]
\[ P_{\text{BODY}} = \text{Low-side MOSFET body diode losses} \]
\[ V_{\text{FD}} = \text{Body diode forward voltage drop} \]

**Control Dissipation**

The control portion of the IC power dissipation is determined by the formula below:

\[ P_{\text{C}} = I_{\text{CC}} \cdot V_{\text{CC}} \]  
\[ (eq. 34) \]

\[ I_{\text{CC}} = \text{Control circuitry current draw} \]
\[ P_{\text{C}} = \text{Control power dissipation} \]
\[ V_{\text{CC}} = \text{Input voltage} \]

Once the IC power dissipations are determined, the designer can calculate the required thermal impedance to maintain a specified junction temperature at the worst case ambient temperature. The formula for calculating the junction temperature with the package in free air is:
\[ T_J = T_A + P_D \cdot R_{\text{JC}} \quad \text{(eq. 35)} \]

\[ P_D = \text{Power dissipation of the IC} \]
\[ R_{\text{JC}} = \text{Thermal resistance junction-to-case of the regulator package} \]
\[ T_A = \text{Ambient temperature} \]
\[ T_J = \text{Junction temperature} \]

As with any power design, proper laboratory testing should be performed to ensure the design will dissipate the required power under worst case operating conditions. Variables considered during testing should include maximum ambient temperature, minimum airflow, maximum input voltage, maximum loading, and component variations (i.e., worst case MOSFET RDS(on)).

**Compensation Network**

To create a stable power supply, the compensation network around the transconductance amplifier must be used in conjunction with the PWM generator and the power stage. Since the power stage design criteria is set by the application, the compensation network must correct the overall output to ensure stability. The output inductor and capacitor of the power stage form a double pole at the frequency shown in Equation 36:

\[ F_{\text{LC}} = \frac{1}{2\pi \sqrt{L_{\text{OUT}} \cdot C_{\text{OUT}}}} \quad \text{(eq. 36)} \]

\[ 2.77 \text{ kHz} = \frac{1}{2\pi \sqrt{3.3 \text{ } \mu\text{H} \cdot 1000 \text{ } \mu\text{F}}} \]

\[ C_{\text{OUT}} = \text{Output capacitor} \]
\[ F_{\text{LC}} = \text{Double pole inductor and capacitor frequency} \]
\[ L_{\text{OUT}} = \text{Output inductor value} \]

The ESR of the output capacitor creates a “zero” at the frequency a shown in Equation 37:

\[ F_{\text{ESR}} = \frac{1}{2\pi \cdot C_{\text{ESR}} \cdot C_{\text{OUT}}} \quad \text{(eq. 37)} \]

\[ 16.2 \text{ kHz} = \frac{1}{2\pi \cdot 12 \text{ m}\Omega \cdot 820 \text{ } \mu\text{F}} \]

\[ C_{\text{ESR}} = \text{Output capacitor ESR} \]
\[ C_{\text{OUT}} = \text{Output capacitor} \]
\[ F_{\text{LC}} = \text{Output capacitor ESR frequency} \]

The two equations above define the bode plot that the power stage has created or open loop response of the system. The next step is to close the loop by considering the feedback values. The closed loop crossover frequency should be greater then the \( F_{\text{LC}} \) and less than 1/5 of the switching frequency, which would place the maximum crossover frequency at 55 kHz. Further, the calculated \( F_{\text{ESR}} \) frequency should meet the following:

\[ F_{\text{ESR}} < \frac{F_{\text{SW}}}{5} \quad \text{(eq. 38)} \]

\[ F_{\text{SW}} = \text{Switching frequency} \]
\[ F_{\text{ESR}} = \text{Output capacitor ESR zero frequency} \]

If the criteria is not met, the compensation network may not provide stability, and the output power stage must be modified.

Figure 28 shows a pseudo Type III transconductance error amplifier.

The compensation network consists of the internal error amplifier and the impedance networks \( Z_{\text{IN}} (R_1, R_2, R_F, \text{and } C_F) \) and external \( Z_{\text{FB}} (R_C, C_C, \text{and } C_P) \). The compensation network has to provide a closed loop transfer function with the highest 0 dB crossing frequency to have fast response and the highest gain in DC conditions to minimize the load regulation issues. A stable control loop has a gain crossing with -20 dB/decade slope and a phase margin greater than 45°. Include worst-case component variations when determining phase margin. To start the design, a resistor value should be chosen for \( R_2 \) from which all other components can be chosen. A good starting value is 10 kΩ.

The NCP3102C allows the output of the DC-DC regulator to be adjusted down to 0.8 V via an external resistor divider network. The regulator will maintain 0.8 V at the feedback pin. Thus, if a resistor divider circuit was placed across the feedback pin to \( V_{\text{OUT}} \), the regulator will regulate the output voltage proportional to the resistor divider network in order to maintain 0.8 V at the FB pin.

The NCP3102C allows the output of the DC-DC regulator to be adjusted down to 0.8 V via an external resistor divider network. The regulator will maintain 0.8 V at the feedback pin. Thus, if a resistor divider circuit was placed across the feedback pin to \( V_{\text{OUT}} \), the regulator will regulate the output voltage proportional to the resistor divider network in order to maintain 0.8 V at the FB pin.

![Figure 29. Feedback Resistor Divider](image)
The relationship between the resistor divider network above and the output voltage is shown in Equation 39:

\[ R_2 = R_1 \cdot \left( \frac{V_{\text{REF}}}{V_{\text{OUT}} - V_{\text{REF}}} \right) \]  

(eq. 39)

\[ R_1 = \text{Top resistor divider} \]
\[ R_2 = \text{Bottom resistor divider} \]
\[ V_{\text{OUT}} = \text{Output voltage} \]
\[ V_{\text{REF}} = \text{Regulator reference voltage} \]

The most frequently used output voltages and their associated standard \( R_1 \) and \( R_2 \) values are listed in Table 6.

### Table 6. OUTPUT VOLTAGE SETTINGS

<table>
<thead>
<tr>
<th>( V_0 ) (V)</th>
<th>( R_1 ) (kΩ)</th>
<th>( R_2 ) (kΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.8</td>
<td>1.0</td>
<td>Open</td>
</tr>
<tr>
<td>1.0</td>
<td>2.55</td>
<td>10</td>
</tr>
<tr>
<td>1.1</td>
<td>3.83</td>
<td>10.2</td>
</tr>
<tr>
<td>1.2</td>
<td>4.99</td>
<td>10</td>
</tr>
<tr>
<td>1.5</td>
<td>10</td>
<td>11.5</td>
</tr>
<tr>
<td>1.8</td>
<td>12.7</td>
<td>10.2</td>
</tr>
<tr>
<td>2.5</td>
<td>21.5</td>
<td>10</td>
</tr>
<tr>
<td>3.3</td>
<td>31.6</td>
<td>10</td>
</tr>
<tr>
<td>5.0</td>
<td>52.3</td>
<td>10</td>
</tr>
</tbody>
</table>

The compensation components for the Pseudo Type III Transconductance Error Amplifier can be calculated using the method described below. The method serves to provide a good starting place for compensation of a power supply. The values can be adjusted in real time using the compensation tool comp calc, available for download at ON Semiconductor’s website.

The poles of the compensation network are calculated as follows if \( RF \) is reduced to zero.

The first pole is set at the ESR zero.

\[ F_{P1} = \frac{1}{2\pi R_C C_P} \]  

(eq. 40)

The second pole is set at zero crossover frequency.

\[ F_{P2} = \frac{1}{2\pi \cdot \frac{R_1 R_2}{R_1 + R_2} \cdot C_F} \]  

(eq. 41)

The first zero should be set at the LC pole frequency.

\[ F_{z1} = \frac{1}{2\pi R_C C_C} \]  

(eq. 42)

The second zero is determined automatically by \( F_{P2} \).

\[ F_{z2} = \frac{1}{2\pi R_1 C_F} \]  

(eq. 43)
In practical design, the feed through resistor should be at 2X the value of R2 to minimize error from high frequency feed through noise. Using the 2X assumption, RF will be set to 20 kΩ and the feed through capacitor can be calculated as shown below:

\[
C_F = \frac{(R_1 + R_2)}{2\pi \cdot (R_1 \cdot R_F + R_2 \cdot R_F + R_2 \cdot R_1) \cdot f_{\text{cross}}}
\]

\[
C_F = \frac{214 \text{ pF}}{2\pi \cdot (31.6 \text{ kΩ} + 10 \text{ kΩ})}
\]

\[
F_{PO} = \frac{(R_1 + R_F)}{(2\pi)^2 \cdot C_F \cdot (R_1 + R_F) \cdot R_2 \cdot R_1 \cdot R_F \cdot (R_F + R_1)} \cdot V_{\text{ramp}} \cdot V_{\text{IN}}
\]

\[
F_{PO} = \frac{16.12 \text{ kHz}}{2\pi \cdot (31.6 \text{ kΩ} + 10 \text{ kΩ}) \cdot (31.6 \text{ kΩ} + 20 \text{ kΩ}) + 1.1 \text{ V}} \cdot 2.77 \text{ kHz} \cdot 12 \text{ V}
\]

\[
C_F = \text{Feed through capacitor}
\]

\[
f_{\text{cross}} = \text{Crossover frequency}
\]

\[
R_1 = \text{Top resistor divider}
\]

\[
R_2 = \text{Bottom resistor divider}
\]

\[
R_F = \text{Feed through resistor}
\]

The crossover of the overall feedback occurs at F_{PO}:

\[
C_F = \text{Feed through capacitor}
\]

\[
f_{\text{cross}} = \text{Crossover frequency}
\]

\[
F_{\text{PO}} = \text{Frequency of the output inductor and capacitor}
\]

\[
F_{PO} = \text{Pole frequency}
\]

\[
R_1 = \text{Top of resistor divider}
\]

\[
R_2 = \text{Bottom of resistor divider}
\]

\[
R_F = \text{Feed through resistor}
\]

\[
V_{\text{CC}} = \text{Input voltage}
\]

\[
V_{\text{ramp}} = \text{Peak-to-peak voltage of the ramp}
\]
The cross over combined compensation network can be used to calculate the transconductance output compensation network as follows:

\[ C_C = \frac{1}{F_{PO} \cdot \frac{R_2}{R_1} \cdot g_m} \rightarrow \quad (\text{eq. 46}) \]

\[ 60.1 \text{nF} = \frac{1}{\frac{16.12 \text{kHz}}{10 \text{k}\Omega + 31.6 \text{k}\Omega}} \times 3.4 \text{mS} \]

\( C_C \) = Compensation capacitor  
\( F_{PO} \) = Pole frequency  
\( g_m \) = Transconductance of amplifier  
\( R_1 \) = Top of resistor divider  
\( R_2 \) = Bottom of resistor divider

\[ R_C = \frac{1}{2 \cdot F_{LC} \cdot C_C \cdot \left( \frac{f_c}{2} + f_{cross} \cdot C_{ESR} \cdot C_{OUT} \right)} \rightarrow \quad (\text{eq. 47}) \]

\[ 2.91 \text{k}\Omega = \frac{1}{2 \times 2.77 \text{kHz} \times 60.1 \text{nF} \times \left( \frac{2}{2} + 27 \text{kHz} \times 12 \text{m}\Omega \times 1000 \mu\text{F} \right)} \]

\( C_{ESR} \) = Output capacitor ESR  
\( C_{OUT} \) = Output capacitance  
\( f_{cross} \) = Crossover frequency  
\( F_{LC} \) = Output inductor and capacitor frequency  
\( R_C \) = Compensation resistor

\[ C_P = C_{OUT} \cdot \frac{C_{ESR}}{R_C \cdot 2 \pi} \rightarrow \quad (\text{eq. 48}) \]

\[ 656 \text{pF} = 1000 \mu\text{F} \times \frac{12 \text{m}\Omega}{2.91 \text{k}\Omega \times 2 \pi} \]

\( C_{ESR} \) = Output capacitor ESR  
\( C_{OUT} \) = Output capacitor  
\( C_P \) = Compensation pole capacitor  
\( R_C \) = Compensation resistor

Calculating Soft-Start Time
To calculate the soft start delay and soft start time, the following equations can be used.

\[ t_{SSdelay} = \frac{(C_P + C_C) \times 83 \text{V}}{I_{SS}} \rightarrow \quad (\text{eq. 49}) \]

\[ 5.04 \text{ms} = \frac{(0.656 \text{nF} + 60.1 \text{nF}) \times 0.83 \text{V}}{10 \mu\text{A}} \]

\( C_P \) = Compensation pole capacitor  
\( C_C \) = Compensation capacitor  
\( I_{SS} \) = Soft start current

The time the output voltage takes to increase from 0 V to a regulated output voltage is \( t_{SS} \) as shown in Equation 50:

\[ t_{SS} = \frac{I_{SS} \cdot \left( C_P + C_C \right) \cdot D \cdot V_{ramp}}{10 \mu\text{A}} \rightarrow \quad (\text{eq. 50}) \]

\( C_P \) = Compensation pole capacitor  
\( C_C \) = Compensation capacitor  
\( D \) = Duty ratio  
\( I_{SS} \) = Soft-start current  
\( t_{SS} \) = Soft-start interval  
\( V_{ramp} \) = Peak-to-peak voltage of the ramp

Figure 30. Soft Start Ramp

The delay from the charging of the compensation network to the bottom of the ramp is considered \( t_{SSdelay} \). The total delay time is the addition of the current set delay and \( t_{SSdelay} \), which in this case is 3.2 ms and 5.04 ms respectively, for a total of 8.24 ms.

Calculating Input Inrush Current
The input inrush current has two distinct stages: input charging and output charging. The input charging of a buck stage is usually not controlled, and is limited only by the input RC network and the output impedance of the upstream power stage. If the upstream power stage is a perfect voltage source, then the input charge inrush current can be depicted as shown in Figure 31 and calculated as:

\[ \Delta V \]

\[ 900 \text{mV} \]

\[ \text{Vcomp} \rightarrow \text{Vout} \]

Figure 31. Input Charge Inrush Current
\[ I_{\text{Cinrush}_\text{PK}} = \frac{V_{\text{IN}}}{C_{\text{INESR}}} \quad (eq. 51) \]

\[ 120 \, \text{A} = \frac{12}{0.1} \]

\[ I_{\text{Cin}_\text{RMS}} = \frac{V_{\text{IN}}}{C_{\text{INESR}}} \times 0.316 \times \sqrt{\frac{5 \times C_{\text{INESR}} \times C_{\text{IN}}}{t_{\text{DELAY}_\text{TOTAL}}}} \quad (eq. 52) \]

\[ 16.97 \, \text{A} = \frac{12 \, \text{V}}{0.01 \, \Omega} \times 0.316 \times \sqrt{\frac{5 \times 0.01 \, \Omega \times 330 \, \mu\text{F}}{8.24 \, \text{ms}}} \]

\[ C_{\text{IN}} = \text{Input capacitor} \]
\[ C_{\text{INESR}} = \text{Input capacitor ESR} \]
\[ t_{\text{DELAY}_\text{TOTAL}} = \text{Total delay interval} \]
\[ V_{\text{CC}} = \text{Input voltage} \]

Once the \( t_{\text{DELAY}_\text{TOTAL}} \) has expired, the buck converter starts to switch and a second inrush current can be calculated:

\[ I_{\text{OCinrush}_\text{RMS}} = \frac{(C_{\text{OUT}} + C_{\text{LOAD}}) \times V_{\text{OUT}}}{t_{\text{SS}}} \left( \frac{D}{\sqrt{3}} + I_{\text{CL}} \times D \right) \quad (eq. 53) \]

\[ C_{\text{OUT}} = \text{Total converter output capacitance} \]
\[ C_{\text{LOAD}} = \text{Total load capacitance} \]
\[ D = \text{Duty ratio of the load} \]
\[ I_{\text{CL}} = \text{Applied load at the output} \]
\[ I_{\text{OCinrush}_\text{RMS}} = \text{RMS inrush current during start-up} \]
\[ t_{\text{SS}} = \text{Soft start interval} \]
\[ V_{\text{OUT}} = \text{Output voltage} \]

From the above equation, it is clear that the inrush current is dependant on the type of load that is connected to the output. Two types of load are considered in Figure 32: a resistive load and a stepped current load.

\[ I_{\text{CLR}_\text{RMS}} = \frac{V_{\text{OUT}}}{\sqrt[3]{R_{\text{OUT}}}} \quad I_{\text{CR}_\text{PK}} = \frac{V_{\text{OUT}}}{R_{\text{OUT}}} \quad (eq. 54) \]

191 mA = \( \frac{1}{\sqrt[3]{3.3 \, \text{V}}} \times \frac{3.3 \, \text{V}}{10 \, \Omega} \)

330 mA = \( \frac{3.3 \, \text{V}}{10 \, \Omega} \)

\( R_{\text{OUT}} = \text{Output resistance} \]
\( V_{\text{OUT}} = \text{Output voltage} \]
\( I_{\text{CLR}_\text{RMS}} = \text{RMS resistor current} \]
\( I_{\text{CR}_\text{PK}} = \text{Peak resistor current} \]

Alternatively, if the output has an under voltage lockout, turns on at a defined voltage level, and draws a consistent current, then the RMS connected load current is:

\[ I_{\text{CLKI}} = \sqrt{\frac{V_{\text{OUT}} - V_{\text{OUT}_\text{TO}}}{V_{\text{OUT}}} \times I_{\text{OUT}}} \quad (eq. 55) \]

835 mA = \[ \sqrt{\frac{3.3 \, \text{V} - 1.0 \, \text{V}}{3.3 \, \text{V}}} \times 1 \, \text{A} \]

\( I_{\text{OUT}} = \text{Output current} \]
\( V_{\text{OUT}} = \text{Output voltage} \]
\( V_{\text{OUT}_\text{TO}} = \text{Output voltage load turn on} \]

**Figure 32. Load Connected to the Output Stage**

If the load is resistive in nature, the output current will increase with soft start linearly which can be quantified in Equation 54.

**Figure 33. Resistive Load Current**

http://onsemi.com
Layout Considerations

When designing a high frequency switching converter, layout is very important. Using a good layout can solve many problems associated with these types of power supplies as transients occur.

External compensation components (R1, C9) are needed for converter stability. They should be placed close to the NCP3102C. The feedback trace is recommended to be kept as far from the inductor and noisy power traces as possible. The resistor divider and feedback acceleration circuit (R2, R3, R6, C13) are recommended to be placed near output feedback (Pin 16, NCP3102C).

Switching current from one power device to another can generate voltage transients across the impedances of the interconnecting bond wires and circuit traces. The interconnecting impedances should be minimized by using wide, short printed circuit traces. The critical components should be located together as close as possible using ground plane construction or single point grounding. The inductor and output capacitors should be located together as close as possible to the NCP3102C.

Figure 34. Voltage Enable Load Current

If the inrush current is higher than the steady state input current during max load, then an input fuse should be rated accordingly using I²t methodology.
Figure 35. Schematic Diagram of NCP3102C Evaluation Board
**ORDERING INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Temperature Grade</th>
<th>Package</th>
<th>Shipping¹</th>
</tr>
</thead>
<tbody>
<tr>
<td>NCP3102CMNTXG</td>
<td>For -40°C to +125°C</td>
<td>QFN40 (Pb-Free)</td>
<td>2500 / Tape &amp; Reel</td>
</tr>
</tbody>
</table>

¹For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
NOTES:
2. CONTROLLING DIMENSIONS: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL.
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

DIMENSIONS: MILLIMETERS

SOLDERING FOOTPRINT*

*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.