# MOSFET – Power, Dual, N-Channel, Power Clip, Trench, Asymmetric 30 V # **NTMFD001N03P9** #### **Features** - Small Footprint (5x6 mm) for Compact Design - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant # **Typical Applications** - DC-DC Converters - System Voltage Rails # ON Semiconductor® #### www.onsemi.com | FET | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | |-----|----------------------|-------------------------|--------------------| | Q1 | 30 V | 5.0 mΩ @ 10 V | 57 A | | Qı | 30 V | 6.5 mΩ @ 4.5 V | 37 A | | 00 | 30 V | 1.0 mΩ @ 10 V | 165 A | | Q2 | 30 V | 1.2 mΩ @ 4.5 V | 105 A | #### **MARKING DIAGRAM** \$Y&Z&3&K 39HN \$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code 39HN = Specific Device Code # **ELECTRICAL CONNECTION** #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 10 of this data sheet. Table 1. MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Parameter | | | Symbol | Q1 | Q2 | Unit | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|-----------------------------------|------------|-------------|------| | Drain-to-Source Voltage | | | $V_{DSS}$ | 30 | 30 | V | | Gate-to-Source Voltage | | | $V_{GS}$ | ±20 | +16 V -12 V | V | | Continuous Drain Current R <sub>0JC</sub> (Note 3) | Steady State | T <sub>C</sub> = 25°C | I <sub>D</sub> | 57 | 165 | Α | | | | T <sub>C</sub> = 85°C | | 41 | 119 | | | Power Dissipation $R_{\theta JC}$ (Note 3) | | T <sub>C</sub> = 25°C | $P_{D}$ | 25 | 41 | W | | Continuous Drain Current R <sub>0JA</sub> (Note 1, 3) | Steady State | T <sub>A</sub> = 25°C | I <sub>D</sub> | 16 | 38 | Α | | | | T <sub>A</sub> = 85°C | | 12 | 27 | | | Power Dissipation R <sub>0JA</sub> (Note 1, 3) | | T <sub>A</sub> = 25°C | $P_{D}$ | 2.1 | 2.3 | W | | Continuous Drain Current R <sub>0JA</sub> (Note 2, 3) | Steady State | T <sub>A</sub> = 25°C | I <sub>D</sub> | 11 | 25 | Α | | | | T <sub>A</sub> = 85°C | | 8 | 18 | | | Power Dissipation R <sub>0JA</sub> (Note 2, 3) | | T <sub>A</sub> = 25°C | $P_{D}$ | 0.96 | 1.04 | W | | Pulsed Drain Current | T <sub>A</sub> = 25°C, | t <sub>p</sub> = 10 μs | I <sub>DM</sub> | 300 | 500 | Α | | Single Pulse Drain-to-Source Avalanche Energy Q1: $I_L = 5.3 A_{pk}$ , $L = 3 mH$ (Note 4) Q2: $I_L = 8.35 A_{pk}$ , $L = 3 mH$ (Note 4) | • | | E <sub>AS</sub> | 42 | 104 | mJ | | Operating Junction and Storage Temperature | | | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | | °C | | Lead Temperature Soldering Reflow for Soldering Pu (1/8" from case for 10 s) | ırposes | | T <sub>L</sub> | | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. **Table 2. THERMAL RESISTANCE RATINGS** | Parameter | Symbol | Q1 Max | Q2 Max | Units | |------------------------------------------------|--------|--------|--------|-------| | Junction-to-Case - Steady State (Note 1, 3) | Rejc | 5.0 | 3.0 | °C/W | | Junction-to-Ambient - Steady State (Note 1, 3) | RθJA | 60 | 55 | | | Junction-to-Ambient - Steady State (Note 2, 3) | RθJA | 130 | 120 | | Surface-mounted on FR4 board using 1 in<sup>2</sup> pad size, 2 oz Cu pad. Surface-mounted on FR4 board using minimum pad size, 2 oz Cu pad. <sup>3.</sup> The entire application environment impacts the thermal resistance values shown. They are not constants and are only valid for the particular conditions noted. Actual continuous current will be limited by thermal & electro-mechanical application board design. $R_{\Theta CA}$ is determined by the user's board design. 4. Q1 100% UIS tested at L = 0.1 mH, $I_{AS}$ = 20 A. Q2 100% UIS tested at L = 0.1 mH, $I_{AS}$ = 47 A. Table 3. ELECTRICAL CHARACTERISTICS ( $T_J = 25^{\circ}C$ unless otherwise stated) | Parameter | Symbol | Test Condition | FET | Min | Тур | Max | Unit | |-----------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------|----------|--------------------------------------------------|----------|-----|----------| | OFF CHARACTERISTICS | * | | • | <u> </u> | <u>.</u> | | .1 | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V, } I_D = 250 \mu\text{A}$ $V_{GS} = 0 \text{ V, } I_D = 1 m\text{A}$ | | 30 | | | V | | | | | | 30 | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> / | I <sub>D</sub> = 250 μA, ref to 25°C | | | 15 | | mV/°C | | Temperature Coefficient | TJ | I <sub>D</sub> = 50 mA, ref to 25°C | Q2 | | 16 | | | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V | Q1 | | | 1 | μΑ | | | | $V_{DS} = 24 \text{ V}$ | Q2 | | | 500 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = 20 \text{ V}$ | Q1 | | | 100 | nA | | | | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 16 V | Q2 | | | 100 | | | ON CHARACTERISTICS (Note 5) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | Q1 | 1.0 | | 3.0 | V | | | | $V_{GS} = V_{DS}$ , $I_D = 1 \text{ mA}$ | Q2 | 1.0 | | 3.0 | | | Threshold Temperature Coefficient | V <sub>GS(TH)</sub><br>/ T <sub>.I</sub> | I <sub>D</sub> = 250 μA, ref to 25°C | Q1 | | -5 | | mV/°C | | | / 1 J | $I_D = 50 \text{ mA}, \text{ ref to } 25^{\circ}\text{C}$ | Q2 | | -3 | | | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 17 A | Q1 | | 4.5 | 5.0 | mΩ | | | | $V_{GS} = 4.5 \text{ V}, I_D = 14 \text{ A}$ | | | 5.4 | 6.5 | | | | | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 40 A | Q2 | | 0.75 | 1.0 | | | | | $V_{GS} = 4.5 \text{ V}, I_D = 37 \text{ A}$ | | | 0.9 | 1.2 | | | Forward Transconductance | 9FS | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 14 A | Q1 | | 93 | | S | | | | $V_{DS} = 5 \text{ V}, I_{D} = 37 \text{ A}$ | | | 248 | | | | Gate Resistance | $R_{G}$ | T <sub>A</sub> = 25°C | | | 1 | | Ω | | | | 1 <sub>A</sub> - 20 0 | Q2 | | 1 | | | | CHARGES & CAPACITANCES | _ | | | _ | • | 1 | | | Input Capacitance | C <sub>ISS</sub> | | Q1 | | 1224 | | pF | | | | | Q2 | | 6575 | | | | Output Capacitance | Coss | $V_{GS} = 0 \text{ V}, V_{DS} = 15 \text{ V},$<br>f = 1 MHz | | | 397 | | pF | | | | T = 1 IVIHZ | Q2 | | 2086 | | | | Reverse Capacitance | C <sub>RSS</sub> | | Q1 | | 42 | | pF | | | | | Q2 | | 138 | | _ | | Total Gate Charge | $Q_{G(TOT)}$ | | Q1 | | 7.9 | | nC | | | | Q1: V <sub>GS</sub> = 4.5 V, | Q2<br>Q1 | | 43 | | | | Gate-to-Drain Charge | $Q_{GD}$ | $V_{DS} = 15 \text{ V}, I_{D} = 14 \text{ A}$ | | | 2.0 | | nC | | 0.1.1.0 | Q <sub>GS</sub> | Q2: $V_{GS} = 4.5 \text{ V}$ , $V_{DS} = 15 \text{ V}$ , $I_D = 37 \text{ A}$ | Q2 | <del> </del> | 9.5 | | <u> </u> | | Gate-to-Source Charge | | | Q1 | | 3.1 | | nC | | | | | Q2 | | 15.8 | | | | Total Gate Charge | $Q_{G(TOT)}$ | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 15 V, I <sub>D</sub> = | | | 17 | | nC | | | | $V_{GS} = 10 \text{ V}, V_{DS} = 15 \text{ V}, I_{D} =$ | 37 A Q2 | <u> </u> | 93 | | | <sup>5.</sup> Pulse Test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2% 6. Switching characteristics are independent of operating junction temperatures Table 3. ELECTRICAL CHARACTERISTICS (T $_J$ = 25 $^{\circ}$ C unless otherwise stated) | Parameter | Symbol | Test Condition | | FET | Min | Тур | Max | Unit | |---------------------------|---------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|------|-----|------| | SWITCHING CHARACTERISTICS | , VGS = 4.5 V (No | te 6) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | Q1 | | 36 | | ns | | | | | | Q2 | | 12.6 | | | | Rise Time | t <sub>r(ON)</sub> | V <sub>GS</sub> = 4.5 V | | Q1 | | 30.7 | | ns | | | | Q1: I <sub>D</sub> = 14 A, \ | Q1: $I_D = 14 \text{ A}, V_{DD} = 15 \text{ V},$<br>$R_G = 6 \Omega$ | | | 21.5 | | - | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | Q2: I <sub>D</sub> = 37 A, \ | V <sub>DD</sub> = 15 V, | Q1 | | 64.7 | | ns | | | | $R_{G} = 6$ | $\delta\Omega$ | Q2 | | 17.5 | | - | | Fall Time | t <sub>f</sub> | | | Q1 | | 23.5 | | ns | | | | | | Q2 | | 7.3 | | | | SWITCHING CHARACTERISTICS | , <b>VGS</b> = <b>10 V</b> (Not | e 6) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | $V_{GS} = 10 \text{ V}$ Q1: $I_D = 17 \text{ A}$ , $V_{DD} = 15 \text{ V}$ , $R_G = 6 \Omega$ | | Q1 | | 8.0 | | ns | | | | | | Q2 | | 8.6 | | | | Rise Time | t <sub>r(ON)</sub> | | | Q1 | | 2.0 | | ns | | | | | | Q2 | | 18.2 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | Q2: I <sub>D</sub> = 40 A, \ | | Q1 | | 23.5 | | ns | | | | $R_G = 6$ | 3 Ω | Q2 | | 4.5 | | - | | Fall Time | t <sub>f</sub> | | | Q1 | | 2.0 | | ns | | | | | | Q2 | | 4.5 | | | | SOURCE-TO-DRAIN DIODE CH | ARACTERISTICS | | | | | | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | Q1 | | 0.79 | 1.2 | V | | | | I <sub>S</sub> = 14 A | T <sub>J</sub> = 125°C | | | 0.66 | | - | | | | $V_{GS} = 0 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$ | | Q2 | | 0.77 | 1.2 | | | | | I <sub>S</sub> = 37 A | T <sub>J</sub> = 125°C | 1 | | 0.63 | | | | Reverse Recovery Time | t <sub>RR</sub> | | | Q1 | | 23 | | ns | | | | V <sub>GS</sub> = 0 V | | Q2 | | 4.6 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | Q1: I <sub>S</sub> = 14 A, dl/<br>Q2: I <sub>S</sub> = 37 A, dl/ | | Q1 | | 8.0 | | nC | | | | α2. 15 – 01 Λ, αι/αι – 240 Λ/μο | | Q2 | | 68.3 | | 1 | <sup>5.</sup> Pulse Test: pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2% 6. Switching characteristics are independent of operating junction temperatures Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage #### **TYPICAL CHARACTERISTICS - Q1** Figure 7. Capacitance Variation Figure 8. Gate-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Drain Current vs. Time in Avalanche Figure 13. Thermal Response Figure 14. On-Region Characteristics Figure 15. Transfer Characteristics Figure 16. On-Resistance vs. Gate-to-Source Voltage Figure 17. On-Resistance vs. Drain Current and Gate Voltage Figure 18. On–Resistance Variation with Temperature Figure 19. Drain-to-Source Leakage Current vs. Voltage Figure 20. Capacitance Variation Figure 21. Gate-to-Source Voltage vs. Total Charge Figure 22. Resistive Switching Time Variation vs. Gate Resistance Figure 23. Diode Forward Voltage vs. Current Figure 24. Maximum Rated Forward Biased Safe Operating Area Figure 25. Maximum Drain Current vs. Time in Avalanche # **TYPICAL CHARACTERISTICS - Q2** Figure 26. Transient Thermal Impedance #### **ORDERING INFORMATION** | Device | Package | Shipping | |---------------|-------------------|--------------------| | NTMFD001N03P9 | DFN8<br>(Pb-Free) | 3000 / Tape & Reel | # PQFN8 5.00x6.00x0.75, 1.27P CASE 483AR ISSUE D **DATE 06 NOV 2023** △ 0.10 C A 2X B // 0.10 C 0.08 C C (A3) A1 **SEATING PLANE DETAIL A** △ 0.10 C (SCALE: 2X) A) DOES NOT FULLY CONFORM TO JEDEC REGISTRATION, MO-229, DATED 11/2001. B) ALL DIMENSIONS ARE IN MILLIMETERS. C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH, MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM. D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. NOTES: UNLESS OTHERWISE SPECIFIED | DIM | MILLIMETERS | | | | | |-------|-------------|----------|------|--|--| | Diivi | MIN. | MAX. | | | | | Α | 0.70 | 0.75 | 0.80 | | | | A1 | 0.00 | - | 0.05 | | | | A3 | C | .20 REF | | | | | b | ( | ).51 BSC | | | | | D | 4.90 | 5.00 | 5.10 | | | | D2 | 3.05 | 3.15 | 3.25 | | | | D3 | 4.12 | 4.22 | 4.32 | | | | D4 | 3.80 | 3.90 | 4.00 | | | | E | 5.90 | 6.00 | 6.10 | | | | E2 | 2.36 | 2.46 | 2.56 | | | | E3 | 0.81 | 0.91 | 1.01 | | | | E4 | 1.27 | 1.37 | 1.47 | | | | E5 | ( | ).59 REF | | | | | е | , | 1.27 BSC | ; | | | | e/2 | ( | 0.635 BS | С | | | | e1 | ( | 3.81 BSC | ; | | | | k | 0.52 REF | | | | | | L | 0.38 | 0.48 | 0.58 | | | | L4 | 1.47 | 1.67 | | | | | Z | 0.55 REF | | | | | | z1 | 0.39 REF | | | | | RECOMMENDED LAND PATTERN \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. | DOCUMENT NUMBER: 98AON13666G | | | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------------------|--------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | | DESCRIPTION: | PQFN8 5.00x6.00x0.75, 1.2 | 7P | PAGE 1 OF 1 | | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. b (8X) e1 -D2 **BOTTOM VIEW** 0.10M C A B 0.05M C onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales