# MOSFET - Power, Single, N-Channel, DPAK/IPAK 30 V, 40 A #### **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Capacitance to Minimize Driver Losses - Optimized Gate Charge to Minimize Switching Losses - Low RG - NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant ## **Applications** - CPU Power Delivery - DC-DC Converters - High Side Switching ## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Parameter | | | Symbol | Value | Unit | |------------------------------------------------|----------------------|--------------------------------------|-----------------|-------|------| | Drain-to-Source Voltage | | | $V_{DSS}$ | 30 | V | | Gate-to-Source Vol | $V_{GS}$ | ±20 | ٧ | | | | Continuous Drain<br>Current R <sub>0.1A</sub> | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 9.0 | Α | | (Note 1) | | T <sub>A</sub> = 85°C | | 7.0 | | | Power Dissipation $R_{\theta JA}$ (Note 1) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.94 | W | | Continuous Drain<br>Current R <sub>BJA</sub> | | T <sub>A</sub> = 25°C | ID | 7.6 | Α | | (Note 2) | Steady<br>State | T <sub>A</sub> = 85°C | | 5.9 | | | Power Dissipation $R_{\theta JA}$ (Note 2) | State | T <sub>A</sub> = 25°C | P <sub>D</sub> | 1.27 | W | | Continuous Drain<br>Current R <sub>BJC</sub> | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 40 | Α | | (Note 1) | | T <sub>C</sub> = 85°C | | 31 | | | Power Dissipation $R_{\theta JC}$ (Note 1) | | T <sub>C</sub> = 25°C | P <sub>D</sub> | 35.3 | W | | Pulsed Drain<br>Current | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub> | 90 | Α | | Current Limited by Package $T_A = 25^{\circ}C$ | | I <sub>DmaxPkg</sub> | 35 | Α | | | Operating Junction and Storage<br>Temperature | | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>+175 | °C | | | Source Current (Body Diode) | | I <sub>S</sub> | 29 | Α | | | Drain to Source dV/dt | | | dV/dt | 6 | V/ns | ## ON Semiconductor® ## http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | |----------------------|-------------------------|--------------------| | 30 V | 13 mΩ @ 10 V | | | 30 V | 25.9 mΩ @ 4.5 V | 40 A | DPAK CASE 369AA (Bent Lead) STYLE 2 # MARKING DIAGRAM & PIN ASSIGNMENT A = Assembly Location\* Y = Year WW = Work Week 4813NH = Device Code G = Pb-Free Package \* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank. ## **ORDERING INFORMATION** See detailed ordering and shipping information on page 7 of this data sheet. ## **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise stated) | Parameter | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------| | Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 24 V, $V_{GS}$ = 10 V, $I_L$ = 17.2 $A_{pk}$ , $L$ = 0.3 mH, $R_G$ = 25 $\Omega$ ) | EAS | 44.4 | mJ | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | TL | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ## THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|---------------------|-------|-------| | Junction-to-Case (Drain) | $R_{ heta JC}$ | 4.25 | | | Junction-to-TAB (Drain) | $R_{\theta JC-TAB}$ | 3.5 | °C/W | | Junction-to-Ambient - Steady State (Note 1) | $R_{ heta JA}$ | 77.5 | -0/00 | | Junction-to-Ambient - Steady State (Note 2) | $R_{ heta JA}$ | 118.5 | | - 1. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu. - 2. Surface-mounted on FR4 board using the minimum recommended pad size. ## FLECTRICAL CHARACTERISTICS (T. - 25°C unless otherwise specified) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------|----------------------------|------|------|------|-------| | OFF CHARACTERISTICS | | | | | | • | • | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 30 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> / | | | | 24.5 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 24 V | T <sub>J</sub> = 25 °C | | | 1 | | | | | V <sub>DS</sub> = 24 V | T <sub>J</sub> = 125°C | | | 10 | μΑ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS}$ | = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | • | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D =$ | = 250 μA | 1.5 | | 2.5 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 5.4 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V to<br>11.5 V | I <sub>D</sub> = 30 A | | 10.9 | 13 | | | | 11.5 V | I <sub>D</sub> = 15 A | | 10.7 | | 1 | | | | | V <sub>GS</sub> = 4.5 V | I <sub>D</sub> = 30 A | | 20.9 | 25.9 | mΩ | | | | | I <sub>D</sub> = 15 A | | 18.5 | | | | Forward Transconductance | 9FS | V <sub>DS</sub> = 15 V, I <sub>D</sub> | = 10 A | | 6.7 | | S | | CHARGES AND CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | | 940 | | | | Output Capacitance | C <sub>OSS</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MH | łz, V <sub>DS</sub> = 12 V | | 201 | | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 115 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 7.1 | 10 | | | Threshold Gate Charge | Q <sub>G(TH)</sub> | | 5 \ | | 1.6 | | | | Gate-to-Source Charge | Q <sub>GS</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS} = 1$ | 5 V; I <sub>D</sub> = 30 A | | 3.4 | | nC | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 3.0 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | $V_{GS} = 11.5 \text{ V}, V_{DS} = 15 \text{ V};$<br>$I_D = 30 \text{ A}$ | | | 18.2 | | nC | | SWITCHING CHARACTERISTICS (Note | 4) | | _ | | _ | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 10 | | | | Rise Time | t <sub>r</sub> | $V_{GS}$ = 4.5 V, $V_{DS}$ = 15 V, $I_{D}$ = 15 A, $R_{G}$ = 3.0 $\Omega$ | | | 19.5 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | | 10.3 | | ns | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. 4. Switching characteristics are independent of operating junction temperatures. 2.9 Fall Time ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified) (continued) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------|------------------------|------|--------|-----|------| | SWITCHING CHARACTERISTICS (N | lote 4) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 5.1 | | | | Rise Time | t <sub>r</sub> | V <sub>GS</sub> = 11.5 V, V <sub>Γ</sub> | <sub>os</sub> = 15 V, | | 16.1 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $V_{GS}$ = 11.5 V, $V_{DS}$ = 15 V, $I_{D}$ = 15 A, $R_{G}$ = 3.0 $\Omega$ | | | 17.2 | | ns | | Fall Time | t <sub>f</sub> | | | | 1.8 | | | | DRAIN-SOURCE DIODE CHARACT | ERISTICS | | | | | | | | Forward Diode Voltage | $V_{SD}$ | $V_{GS} = 0 \text{ V},$ $I_{S} = 30 \text{ A}$ $T_{J} = 25^{\circ}\text{C}$ $T_{J} = 125^{\circ}\text{C}$ | | 0.95 | 1.2 | | | | | | | T <sub>J</sub> = 125°C | | 0.9 | | V | | Reverse Recovery Time | t <sub>RR</sub> | V <sub>GS</sub> = 0 V, dls/dt = 100 A/μs,<br>I <sub>S</sub> = 30 A | | | 15 | | | | Charge Time | t <sub>a</sub> | | | | 9.9 | | ns | | Discharge Time | t <sub>b</sub> | | | | 5.1 | | 1 | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 7.0 | | nC | | PACKAGE PARASITIC VALUES | - | | | | | | | | Source Inductance | L <sub>S</sub> | | | | 2.49 | | nH | | Drain Inductance, DPAK | L <sub>D</sub> | | | | 0.0164 | | | | Drain Inductance, IPAK | L <sub>D</sub> | T <sub>A</sub> = 25°C | | | 1.88 | | | | Gate Inductance | L <sub>G</sub> | | | | 3.46 | | | | Gate Resistance | $R_{G}$ | | | | 0.55 | | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. 4. Switching characteristics are independent of operating junction temperatures. ## **TYPICAL PERFORMANCE CURVES** Figure 1. On-Region Characteristics V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Drain Voltage #### TYPICAL PERFORMANCE CURVES Figure 7. Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature ## **TYPICAL PERFORMANCE CURVES** Figure 13. Avalanche Characteristics Figure 14. Thermal Response #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|-------------------|-----------------------| | NTD4813NHT4G | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | | NVD4813NHT4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable. **DATE 03 JUN 2010** **DETAIL A** ROTATED 90° CW #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD - FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE - DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. - 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | Е | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 2.29 | BSC | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.108 | REF | 2.74 REF | | | L2 | 0.020 | BSC | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | #### STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE STYLE 1: PIN 1. BASE STYLE 2: PIN 1. GATE STYLE 3: PIN 1. ANODE 2. COLLECTOR 3. EMITTER 2. CATHODE 3. ANODE 2. DRAIN 3. SOURCE 4. COLLECTOR 4. DRAIN CATHODE STYLE 5: STYLE 6: STYLE 7: PIN 1. GATE 2. ANODE 3. CATHODE PIN 1. GATE 2. COLLECTOR PIN 1. MT1 2. MT2 3. GATE 3. EMITTER 4. ANODE COLLECTOR ## **GENERIC** MARKING DIAGRAM\* XXXXXX = Device Code Α = Assembly Location L = Wafer Lot ٧ = Year = Work Week WW = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. ## **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON13126D | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | DPAK (SINGLE GAUGE) | | PAGE 1 OF 1 | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales