# Charge Pump Buck/Boost Converter, LDO Regulator, Very Low Quiescent Current, 600 mA/300 mA # **NCV48920** The NCV48920 is 600 mA buck and 300 mA boost charge pump regulator with integrated Very Low Quiescent Current LDO regulator for automotive applications. The NCV48920 requires very low number of external components. The Enable function can be used to disable the chip and hence to reduce quiescent current down to 1 $\mu A$ . The NCV48920 contains protection functions such as current limit, thermal shutdown and reverse bias current protection. #### **Features** - Output Voltage: 5 V - Output Current: 600 mA Buck and 300 mA Boost Mode - Buck Mode Input Voltage Operation: down to 11.8 V - Boost Mode Input Voltage Operation: from 3 V - Enable Function (1 μA max quiescent current when disabled) - Microprocessor Compatible Control Functions: - Reset Output - ◆ Enable Input - NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Grade 1 Qualified and PPAP Capable - Protection Features: - Current Limitation - Thermal Shutdown - Reverse Bias Output Current - This is a Pb-Free Device # Typical Applications (for safety applications refer to Figure 37) - Stop-Start Applications - Body Electronics - Instruments and Clusters - Infotainment - LED Supply Figure 1. Application Schematic # ON Semiconductor® www.onsemi.com = Output Voltage Option: 5 - 5 V = Reset Delay Time Options: 0 – 0 ms, 1 – 2 ms, 2 – 4 ms, 3 - 8 ms, 4 - 16 ms, 5 - 32 ms, 6 - 64 ms, 7 - 128 ms = Assembly Location A = Assembly Loc L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet. Figure 2. Simplified Block Diagram Figure 3. Pin Connections (Top View) # PIN FUNCTION DESCRIPTION | Pin No. | Pin Name | Description | |---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>CP</sub> | Charge Pump Output Voltage (Input Voltage of LDO). | | 2 | NC | Not Connected. | | 3 | C+ | Flying Capacitor Positive Connection. | | 4 | NC | Not Connected. | | 5 | C- | Flying Capacitor Negative Connection. | | 6 | NC | Not Connected | | 7 | V <sub>in</sub> | Charge Pump Input Voltage. | | 8 | GND | Power Supply Ground. | | 9 | NC | Not Connected. | | 10 | EN | Enable Input; low level disables the IC. | | 11 | NC | Not Connected. | | 12 | NC | Not Connected. | | 13 | RO | Reset Output. 30 k $\Omega$ internal Pull-up resistor connected between RO and V <sub>out</sub> . RO goes Low when V <sub>out</sub> is out of regulation. See ELECTRICAL CHARCTERISTICS table for delay time specifications. | | 14 | V <sub>out</sub> | Regulated Output Voltage of LDO. | | EPAD | EPAD | Connect to ground potential or leave unconnected. | #### **MAXIMUM RATINGS** | Rating | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------|---------------------|------|-----|------| | Charge Pump Input Voltage DC (Note 1) | V <sub>in</sub> | -0.3 | 40 | V | | Charge Pump Input Voltage, Enable Input Voltage (Note 2)<br>Load Dump – Suppressed | U <sub>s*</sub> | - | 45 | V | | Charge Pump Output Voltage | V <sub>CP</sub> | -0.3 | 25 | V | | Positive Flying Capacitor Voltage | V <sub>C+</sub> | -0.3 | 25 | V | | Negative Flying Capacitor Voltage | V <sub>C</sub> - | -0.3 | 40 | V | | Regulated Output Voltage | V <sub>out</sub> | -0.3 | 16 | V | | Enable Input Voltage | V <sub>EN</sub> | -0.3 | 40 | V | | Reset Output Voltage | V <sub>RO</sub> | -0.3 | 16 | V | | Maximum Junction Temperature | T <sub>J(max)</sub> | _ | 150 | °C | | Storage Temperature | T <sub>STG</sub> | -55 | 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area. - 2. Load Dump Test B (with centralized load dump suppression) according to ISO16750-2 standard. Guaranteed by design. Not tested in production. Passed Class A according to ISO16750-1. #### **ESD CAPABILITY** (Note 3) | Rating | Symbol | Min | Max | Unit | |----------------------------------|--------------------|-----|-----|------| | ESD Capability, Human Body Model | ESD <sub>HBM</sub> | -2 | 2 | kV | | ESD Capability, Charged Device | ESD <sub>CDM</sub> | -1 | 1 | kV | 3. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (JS-001-2017) Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes smaller than 2 x 2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018 # LEAD SOLDERING TEMPERATURE AND MSL (Note 4) | Rating | Symbol | Value | Unit | |----------------------------|--------|-------|------| | Moisture Sensitivity Level | MSL | 1 | - | <sup>4.</sup> For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## THERMAL CHARACTERISTICS | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------|------| | Thermal Characteristics, TSSOP-14 EPAD Thermal Resistance, Junction-to-Air (Note 5) Thermal Reference, Junction-to-Lead (pin 3-5 or 10-12) (Note 5) Thermal Resistance, Junction-to-Air (Note 6) Thermal Reference, Junction-to-Lead (pin 3-5 or 10-12) (Note 6) | R <sub>OJA</sub><br>R <sub>W</sub> JL<br>R <sub>O</sub> JA<br>R <sub>W</sub> JL | 59<br>21.0<br>35<br>16.0 | °C/W | - Values based on 1s0p board with copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. Single layer according to JEDEC51.3. - Values based on 1s2p board with copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. 4 layers according to JEDEC51.7. ## **RECOMMENDED OPERATING RANGES** | Rating | Symbol | Min | Max | Unit | |---------------------------------------------------|-----------------|------|-----|------| | Charge Pump Input Voltage for Buck Mode | V <sub>in</sub> | 11.8 | 40 | V | | Charge Pump Input Voltage for Boost Mode | V <sub>in</sub> | 3 | 6.3 | V | | Charge Pump Output Voltage (Input Voltage of LDO) | V <sub>CP</sub> | 3.5 | 15 | V | | Junction Temperature | $T_J$ | -40 | 150 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. **ELECTRICAL CHARACTERISTICS** $V_{in}$ = 13.5 V, $V_{EN}$ = 3 V, $I_{CP}$ = 0 mA, $C_{FLY}$ = 10 $\mu$ F, $C_{CP}$ = 10 $\mu$ F. Min and Max values are valid for temperature range $-40^{\circ}$ C $\leq$ $T_{J} \leq$ 150 $^{\circ}$ C unless noted otherwise and are guaranteed by test, design or statistical correlation. Typical values are referenced to $T_{J}$ = 25 $^{\circ}$ C. (Note 7) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------|-------------|--------------|--------------------------| | CHARGER PUMP OUTPUT | | | | | | | | Undervoltage Lockout | V <sub>in</sub> rising<br>V <sub>in</sub> falling | V <sub>in_UVLO</sub> | 2.6<br>2.2 | 2.8<br>2.4 | 3.0<br>2.6 | V | | Charge Pump Operating Range<br>Buck Mode | V <sub>CP</sub> decreasing (buck mode OFF threshold)<br>V <sub>in</sub> increasing (buck mode ON threshold) | V <sub>buck</sub> | 5.1<br>11.8 | 5.3<br>12.2 | 5.5<br>12.6 | V | | Charge Pump Operating Current Threshold for Buck Mode | I <sub>out</sub> decreasing,<br>I <sub>CP</sub> = 0 mA (no load connected to V <sub>CP</sub> pin) | I <sub>out_cp_</sub> OFF | 5 | 15 | 25 | mA | | Charge Pump Operating Range<br>Boost Mode | V <sub>CP</sub> decreasing (boost mode ON threshold)<br>V <sub>in</sub> increasing (boost mode OFF threshold) | V <sub>boost</sub> | 5.1<br>5.9 | 5.3<br>6.1 | 5.5<br>6.3 | ٧ | | Charge Pump Voltage Drop (V <sub>in</sub> – V <sub>CP</sub> ) | V <sub>in</sub> = 7 V, I <sub>out</sub> = 300 mA | V <sub>DO_CP</sub> | _ | 250 | 700 | mV | | Charge Pump Output Voltage Limit | V <sub>in</sub> = 32 V to 40 V<br>I <sub>out</sub> = 0.1 mA V to 600 mA | V <sub>CP_LIM</sub> | 13 | 14 | 15 | ٧ | | Charge Pump Output Current Limit | V <sub>CP</sub> = 0 V (shorted to GND) | I <sub>CP_LIM</sub> | 800 | - | 1800 | mA | | Charge Pump Output Impedance | V <sub>in</sub> = 3 V, I <sub>out</sub> = 150 mA | R <sub>out_CP</sub> | _ | 3.2 | - | Ω | | Switching Frequency | V <sub>in</sub> = 3 V | f <sub>SW</sub> | 400 | 450 | 500 | kHz | | REGULATOR OUTPUT | | | | | | | | Output Voltage (Accuracy%) | $T_J = -40^{\circ}\text{C}$ to 150°C<br>$V_{\text{in}} = 13.5 \text{ V, } I_{\text{out}} = 0.1 \text{ mA to } 600 \text{ mA}$ | V <sub>out</sub> | 4.9<br>(-2%) | 5.0 | 5.1<br>(+2%) | ٧ | | Output Voltage (Accuracy%) | $T_J = 25^{\circ}C$<br>V <sub>in</sub> = 12.2 V, I <sub>out</sub> = 500 mA | V <sub>out</sub> | 4.8<br>(-4%) | 5.0 | 5.1<br>(+2%) | ٧ | | Output Voltage (Accuracy%) | $T_J = -40^{\circ}\text{C} \text{ to } 150^{\circ}\text{C}$<br>$V_{\text{in}} = 8 \text{ V, } I_{\text{out}} = 0.1 \text{ mA to } 600 \text{ mA}$ | V <sub>out</sub> | 4.9<br>(-2%) | 5.0 | 5.1<br>(+2%) | ٧ | | Output Voltage (Accuracy%) | $ T_J = 25^{\circ}C $ $V_{in} = 3 \text{ V, } I_{out} = 300 \text{ mA} $ $ V_{out} $ | | 4.8<br>(-4%) | 5.0 | 5.1<br>(+2%) | ٧ | | Output Voltage (Accuracy%) | $T_J = -40^{\circ}\text{C to } 150^{\circ}\text{C}$<br>$V_{in} = 3 \text{ V, } I_{out} = 150 \text{ mA}$ | | 4.8<br>(-4%) | 5.0 | 5.1<br>(+2%) | ٧ | | Dropout Voltage (Note 8) | I <sub>out</sub> = 300 mA | $V_{DO}$ | _ | 150 | 300 | mV | | QUIESCENT CURRENT AND DISABLE CU | JRRENT | | | | | | | Disable Current | V <sub>EN</sub> = 0 V, T <sub>J</sub> < 85°C | I <sub>DIS</sub> | - | - | 1.5 | μΑ | | Quiescent Current | I <sub>out</sub> = 0.1 mA, T <sub>J</sub> = 25°C<br>I <sub>out</sub> = 0.1 mA, T <sub>J</sub> < 85°C | Iq | - | 45<br>- | 50<br>55 | μА | | CURRENT LIMIT PROTECTION | | | | | | | | Current Limit | V <sub>in</sub> = 0 V, V <sub>CP</sub> = 10 V, V <sub>out</sub> = 0.96 x V <sub>out</sub> nom | I <sub>LIM</sub> | 650 | - | 1600 | mA | | Short Circuit Current Limit | V <sub>in</sub> = 0 V, V <sub>CP</sub> = 10 V, V <sub>out</sub> = 0 V | I <sub>SC</sub> | - | 1000 | - | mA | | ENABLE | | | | | | | | Enable Input Threshold Voltage Logic Low<br>Logic High | | V <sub>th(EN)</sub> | _<br>2.5 | -<br>- | 0.8 | V | | Enable Input Current Logic High Logic Low | V <sub>EN</sub> = 5 V<br>V <sub>EN</sub> = 0 V, T <sub>J</sub> < 85°C | I <sub>EN_ON</sub><br>I <sub>EN OFF</sub> | _<br>_ | 3<br>0.5 | 5<br>1 | μΑ | | RESET OUTPUT | | | | | <u> </u> | | | Reset Output Thresholds High Low | V <sub>out</sub> decreasing<br>V <sub>out</sub> increasing | V <sub>th(RO)</sub> | 90<br>90.5 | 92.5<br>- | 95<br>97 | % of<br>V <sub>out</sub> | | Reset Output Low Voltage | I <sub>RO</sub> < 200 μA, V <sub>out</sub> > 1 V | V <sub>ROL</sub> | _ | 0.15 | 0.25 | V | | Integrated Reset Output Pull Up Resistor | | R <sub>RO</sub> | 15 | 30 | 50 | kΩ | | Reset Delay Time (Note 9) | Min Available Time<br>Max Available Time | t <sub>RD</sub> | -<br>102.4 | 0<br>128 | -<br>153.6 | ms | **ELECTRICAL CHARACTERISTICS** $V_{in}$ = 13.5 V, $V_{EN}$ = 3 V, $I_{CP}$ = 0 mA, $C_{FLY}$ = 10 $\mu$ F, $C_{CP}$ = 10 $\mu$ F. Min and Max values are valid for temperature range $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ unless noted otherwise and are guaranteed by test, design or statistical correlation. Typical values are referenced to $T_{J}$ = 25°C. (Note 7) | Parameter | Test Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------|-----------------|-----------------|-----|-----|-----|------| | RESET OUTPUT | | | | | | | | Reset Reaction Time | | t <sub>RR</sub> | 16 | 25 | 38 | μs | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown Temperature (Note 10) | | T <sub>SD</sub> | 150 | 175 | 195 | °C | | Thermal Shutdown Hysteresis (Note 10) | | T <sub>SH</sub> | - | 10 | _ | °C | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 7. Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at $T_A \approx T_J$ . Low duty cycle - Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>A</sub> ≈ T<sub>J</sub>. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible - 8. Measured when output voltage falls 100 mV below the regulated voltage at $V_{CP} = 13.5 \text{ V}$ . - 9. Reset Delay Times can be chosen from list: 0, 2, 4, 8, 16, 32, 64, 128 ms (Reset Delay Time 0 ms represents Power Good function) and these delay times are factory preset. - 10. Values based on design and/or characterization. # **TYPICAL CHARACTERISTICS** Vout, OUTPUT VOLTAGE (V) 5.10 5.08 /out, OUTPUT VOLTAGE (V) 5.06 5.04 5.02 5.00 4.98 4.96 4.94 V<sub>in</sub> = 13.5 V $I_{out} = 100 \mu A$ 4.92 4.90 100 -40 -20 0 20 40 60 80 120 140 160 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 4. Quiescent Current vs. Junction Temperature Figure 5. Output Voltage vs. Junction Temperature Figure 6. Output Voltage vs. Output Current Figure 7. Output Voltage vs. Input Voltage Figure 8. Dropout Voltage vs. Output Current Figure 9. Dropout Voltage vs. Junction Temperature ## **TYPICAL CHARACTERISTICS** 1200 € 1150 ILIM, OUTPUT CURRENT LIMIT 1100 1050 1000 950 900 850 $V_{out} = 0 V$ 800 120 140 160 -40 -20 0 40 60 80 100 T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 10. Output Current Limit vs. Input Voltage Figure 11. Output Current Limit vs. Junction Temperature Figure 12. Output Stability with Output **Capacitor ESR** Figure 13. Charge Pump Output Stability with **Charge Pump Output Capacitor ESR** 5.4 Vout lout VOLTAGE (V) Figure 14. Line Transient Figure 15. Load Transient ## TYPICAL CHARACTERISTICS Figure 16. Start Up and Shut Down with Input Voltage Figure 18. Enable Current vs. Enable Voltage (low range) Figure 20. Disable Current vs. Junction **Temperature** Figure 19. Enable Current vs. Enable Voltage (high range) Figure 21. Output Voltage Reset Threshold vs. **Junction Temperature** ## TYPICAL CHARACTERISTICS T,J, JUNCTION TEMPERATURE (°C) Figure 27. Charge Pump Output Impedance vs. Junction Temperature (Buck Mode) T<sub>.I</sub>, JUNCTION TEMPERATURE (°C) Figure 26. Charge Pump Output Impedance vs. Junction Temperature (Boost Mode) # **TYPICAL CHARACTERISTICS** Figure 28. Switching Frequency vs. Junction Temperature Figure 29. Efficiency vs. Input Voltage Figure 30. Starting Profile Transient Figure 31. Starting Profile Transient #### **DEFINITIONS** #### General All measurements are performed using short pulse low duty cycle techniques to maintain junction temperature as close as possible to ambient temperature. #### **Output Voltage** The output voltage parameter is defined for specific temperature, input voltage and output current values or specified over Line, Load and Temperature ranges. #### **Charge Pump Output Voltage** The charge pump output voltage level depends on the operating mode and is internally limited. The protected output can be used to supply other application with a limited supply range with respect to the total charge pump output current. ## **Line Regulation** The change in output voltage for a change in input voltage measured for specific output current over operating ambient temperature range. # **Load Regulation** The change in output voltage for a change in output current measured for specific input voltage over operating ambient temperature range. ## **Dropout Voltage** The charge pump output to regulated output differential at which the regulator output no longer maintains regulation against further reductions in charge pump output voltage. It is measured when the output drops 100 mV below its nominal value. The junction temperature, load current, and minimum input supply requirements affect the dropout level. # **Quiescent and Disable Currents** Quiescent Current $(I_q)$ is the difference between the input current (measured through the charge pump input pin) and the output load current. If Enable pin is set to LOW the regulator reduces its internal bias and shuts off the output, this term is called the disable current (I<sub>DIS</sub>). #### **Current Limit** Current Limit is value of output current by which output voltage drops below 96% of its nominal value. #### PSRR Power Supply Rejection Ratio is defined as ratio of output voltage and input voltage ripple. It is measured in decibels (dB). #### **Line Transient Response** Typical output voltage overshoot and undershoot response when the input voltage is excited with a given slope. #### **Load Transient Response** Typical output voltage overshoot and undershoot response when the output current is excited with a given slope between low-load and high-load conditions. #### **Thermal Protection** Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 175°C, the regulator turns off. This feature is provided to prevent failures from accidental overheating. # **Maximum Package Power Dissipation** The power dissipation level is maximum allowed power dissipation for particular package or power dissipation at which the junction temperature reaches its maximum operating value, whichever is lower. ## **APPLICATIONS INFORMATION** #### **Circuit Description** The NCV48920 is an integrated low dropout regulator with integrated battery voltage charge pump buck/boost converter that provides a regulated voltage. The output current capability is 600 mA in buck mode and 300 mA in boost mode. Device is enabled with an input to the enable pin. The regulator voltage is provided by a PMOS pass transistor controlled by an error amplifier with a bandgap reference, which gives it the lowest possible dropout voltage. The quiescent current is controlled to prevent oversaturation when the input voltage is low or when the output is overloaded. Thermal shutdown occurs above 150°C to protect the IC during overloads and extreme ambient temperatures. #### Charge pump The NCV48920 can operate in the three following modes: Buck, LDO and Boost Mode. In the basic view actual operation mode depends on input voltage level, charge pump output voltage level and output current value. The exact behavior are described in the section Charge Pump Operation Mode Selection. Charge pump output voltage is internally limited to 15 V maximally. It is a protected output which can be used as an onboard voltage supply. Example is on Figure 34. #### Regulator The error amplifier compares the reference voltage to a sample of the output voltage $(V_{out})$ and drives the gate of a PMOS series pass transistor via a buffer. The reference is a bandgap design to give it a temperature–stable output. Saturation control of the PMOS is a function of the load current and input voltage. Oversaturation of the output power device is prevented, and quiescent current in the ground pin is minimized. Current limit and voltage monitors complement the regulator design to give safe operating signals to the processor and control circuits. #### Regulator Stability Considerations The input capacitor (C<sub>in</sub>) is necessary to stabilize the input impedance to avoid voltage line influences. The charge pump output capacitor (C<sub>CP</sub>) reduces the voltage ripple at the charge pump output pin and serves as a voltage reservoir during switching between operation modes. The output capacitor (Cout) helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor 10 µF (Cout), shown in Figure 1 should work for most applications; see also Figure 12 for output stability at various load and Output Capacitor ESR conditions. Stable region of ESR in Figure 12 shows ESR values at which the regulated output voltage does not have any permanent oscillations at any dynamic changes of output load current. Marginal ESR is the value at which the output voltage waving is fully damped during four periods after the load change and no oscillation is further observable. ESR characteristics were measured with ceramic capacitors and additional series resistors to emulate ESR. Low duty cycle pulse load current technique has been used to maintain junction temperature close to ambient temperature. Figure 34. Onboard Dual Voltage Supply List of recommended output capacitors: GCM31CR71E475MA55 (4.7 μF, 25 V, X7R, 1206) GCM31CC71E106MA03 (10 μF, 25 V, X7S, 1206) KCM55WC71E107MH13 (100 μF, 25 V, X7S, 2220) CGA5L1X7R1E475M (4.7 μF, 25 V, X7R, 1206) CGA5L1X7R1E473M (4.7 μг, 25 V, X7R, 1206) CGA5L1X7R1E106M (10 μF, 25 V, X7R, 1206) CKG57NX7S1C107M (100 μF, 16 V, X7S, 2220) ## **Charge Pump Capacitor Selection** Low ESR capacitors are necessary to minimize power losses. Especially in case of operation in buck or boost mode at a high load current. The exact value of $C_{FLY}$ and $C_{CP}$ is not strictly given. A 10 $\mu F$ $C_{FLY}$ is an optimum to yield maximum performance of the charge pump. Charge pump output impedance ( $R_{out}$ $C_{CP}$ ) is given by Equation 1. $$\mathsf{R}_{\mathsf{out\_CP}} \cong 2 \times \sum (\mathsf{R}_{\mathsf{SW}}) + \frac{1}{f_{\mathsf{SW}} \times \mathsf{C}_{\mathsf{FLY}}} + 4 \times \mathsf{ESR}_{\mathsf{C}_{\mathsf{FLY}}} + \mathsf{ESR}_{\mathsf{C}_{\mathsf{CP}}}$$ Charge pump output voltage ripple is determined by the value of $C_{CP}$ and the load current ( $I_{out}$ ). The $C_{CP}$ is charged and discharged at a current roughly equal to the load current. $$V_{\text{ripple\_CP}} = \frac{I_{\text{out}}}{2 \times f_{\text{SW}} \times C_{\text{CP}}}$$ (eq. 2) This equation doesn't including the impact of non-overlap time and $C_{CP}$ capacitor ESR. Since the output is not being driven during the non-overlap time, this time should be included in the ripple calculation. The $C_{CP}$ capacitor discharge time is approximately 60% of a switching period $$V_{\text{ripple\_CP}} = I_{\text{out}} \times \left( \frac{0.6}{f_{\text{SW}} \times C_{\text{CP}}} + 2 \times \text{ESR}_{C_{\text{CP}}} \right)$$ (eq. 3) For example, with a 450 kHz switching frequency, a 10 $\mu F$ $C_{CP}$ capacitor with an ESR of 0.25 $\Omega$ and a 100 mA load the ripple voltage is 65 mV peak to peak. # **Charge Pump Operation Mode Selection** The NCV48920 can operate in three different modes, which are LDO mode (simple LDO regulator), Boost mode (Step-Up regulator) and Buck mode (Step-Down regulator). The automated selection of the operation mode depends on the actual voltage level at the input supply pin, charge pump output pin and the actual output current level. Detailed operation mode selection is shown in Figure 35. Figure 35. Flowchart for Operation Mode Selection The NCV48920 starts always in LDO mode and stays in LDO mode until Buck or Boost mode is not activated. The conditions for switching from LDO mode to Buck mode are as follows: $$V_{in} > V_{buck(Vin)}$$ AND $I_{out} > I_{out}$ cp OFF The conditions for switching from Buck mode to LDO mode are as follows: $$(V_{in} < V_{buck(Vin)} \text{ AND } V_{CP} < V_{buck(Vcp)}) \text{ OR }$$ $$I_{out} < I_{out\_cp\_OFF}$$ The conditions for switching from LDO mode to Boost mode are as follows: $$(V_{CP} < V_{boost(Vcp)} \text{ AND } V_{in} < V_{boost(Vin)}) \text{ AND in the}$$ past $V_{in} > V_{boost(Vin)}$ The condition for switching from Boost mode to LDO mode is as follow: $$V_{in} > V_{boost(Vin)}$$ #### **Enable Input** The enable pin is used to turn the regulator on or off. By holding the pin below 0.8 V, the output of the regulator will be turned off. When the voltage on the enable pin is greater than 2.5 V, the output of the regulator will be enabled to power its output to the regulated output voltage. The enable pin may be connected directly to the input pin to give constant enable to the output regulator. #### **Thermal Considerations** As power in the NCV48920 increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV48920 has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCV48920 can handle is given by: $$P_{D(MAX)} = \frac{\left[T_{J(MAX)} + T_{A}\right]}{R_{AJA}}$$ (eq. 4) Since $T_J$ is not recommended to exceed 150°C, then the NCV48920 soldered on 645 mm<sup>2</sup>, 1 oz copper area, FR4 can dissipate up to 2.1 W and up to 3.5 W for 3 layers PCB (all layers are 1 oz) when the ambient temperature ( $T_A$ ) is 25°C. See Figure 36 for $R_{\theta JA}$ versus PCB area. Figure 36. Thermal Resistance vs. PCB Copper Area (TSSOP-14 EP) Power dissipated is given by three main parts. The first is dependent on the charge pump buck or boost mode activation. The second part including the power dissipated on LDO and the last represent current consumption. CP active (boost mode): $$P_{D\_CP1} = (2 \times V_{in} - V_{CP}) \times I_{out}$$ (eq. 5) CP active (buck mode): $$P_{D\ CP2} = (0.5 \times V_{in} - V_{CP}) \times I_{out}$$ (eq. 6) CP inactive: $$P_{D\_CP3} = (V_{in} - V_{CP}) \times I_{out}$$ (eq. 7) $$P_{D LDO} = (V_{CP} - V_{out}) \times I_{out}$$ (eq. 8) $$P_{D\_Iq} = V_{in} \times \left(I_q@I_{out}\right) \tag{eq. 9}$$ The power dissipated by the NCV48920 can be calculated from the following equations depend on the operation mode: $$P_{D1} = P_{D CP1} + P_{D LDO} + P_{D lq}$$ (eq. 10) $$P_{D2} = P_{D CP2} + P_{D LDO} + P_{D Iq}$$ (eq. 11) $$P_{D3} = P_{D CP3} + P_{D LDO} + P_{D Iq}$$ (eq. 12) Power dissipated by the NCV48920 can be also calculated from the equivalent resistance of the charge pump. In this case, the following equations can used. CP active (boost mode): $$P_{D CP Req1} = R_{out CP(boost)} \times I_{out}^{2}$$ (eq. 13) $$P_{D,CPred1} = ((2 \times V_{in} - R_{out,CP(boost)} \times I_{out}) - V_{CP}) \times I_{out}$$ CP active (buck mode): $$P_{D\_CP\_Req2} = R_{out\_CP(buck)} \times I_{out}^2$$ (eq. 15) (eq. 16) $$P_{D \text{ CPreq2}} = \left( \left( 0.5 \times V_{in} - R_{out\_CP(buck)} \times I_{out} \right) - V_{CP} \right) \times I_{out}$$ CP inactive: $$P_{D CP3} = 0$$ (eq. 17) $$\mathsf{P}_{\mathsf{D}\ \mathsf{CPreg3}} = \left(\mathsf{V}_{\mathsf{in}} - \mathsf{V}_{\mathsf{CP}}\right) \times \mathsf{I}_{\mathsf{out}} \tag{eq. 18}$$ $$P_{D,LDO} = (V_{CP} - V_{out}) \times I_{out}$$ (eq. 19) $$P_{D4} = P_{D CP Rea1} + P_{D CPrea1} + P_{D LDO}$$ (eq. 20) $$P_{D5} = P_{D CP Req2} + P_{D CPreq2} + P_{D LDO}$$ (eq. 21) $$P_{D6} = P_{D CP Rea3} + P_{D CPrea3} + P_{D LDO}$$ (eq. 22) #### Hints $V_{in}$ and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the device and make traces as short as possible. Place filter components as near as possible to the device to increase EMC performance. Input Capacitor $C_{in}$ is required if regulator is located far from power supply filter. If extremely fast input voltage transients are expected with slew rate in excess of 4 V/ $\mu$ s then appropriate input filter must be used. The filter can be composed of several capacitors in parallel. The NCV48920 is not developed in compliance with ISO26262 standard. If application is safety critical then the application example diagram shown in Figure 37 can be used. Figure 37. Application Diagram # **ORDERING INFORMATION** | Device | Output Voltage | Reset Delay Time†† | Marking | Package | Shipping† | |-----------------|----------------|--------------------|------------------------------|--------------------------|--------------------| | NCV48920PA50R2G | 5.0 V | 0 ms | Line 1: V489<br>Line 2: 2050 | TSSOP-14 EP<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>††</sup>For information about another Output Voltage, Reset Delay Time, Packages options contact factory. Reset Delay Time can be chosen from following list of values: 0, 2, 4, 8, 16, 32, 64 and 128 ms. #### **DATE 09 OCT 2012** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME TALEM 1994 - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.07 mm MAX. AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD IS 0.07. - 4. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION D IS DETERMINED AT DATUM H. - 5. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.25 mm PER SIDE. DIMENSION E1 IS DETERMINED AT DATUM H. - DATUMS A AND B ARE DETERMINED AT DATUM H. AI IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. - SECTION B-B TO BE DETERMINED AT 0.10 TO 0.25 mm FROM THE LEAD TIP. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | | 1.20 | | | | | A1 | 0.05 | 0.15 | | | | | A2 | 0.80 | 1.05 | | | | | b | 0.19 | 0.30 | | | | | b1 | 0.19 | 0.25 | | | | | С | 0.09 | 0.20 | | | | | с1 | 0.09 | 0.16 | | | | | D | 4.90 | 5.10 | | | | | D2 | 3.09 | 3.62 | | | | | E | 6.40 | BSC | | | | | E1 | 4.30 | 4.50 | | | | | E2 | 2.69 | 3.22 | | | | | е | 0.65 BSC | | | | | | L | 0.45 | 0.75 | | | | | L2 | 0.25 BSC | | | | | | М | 0 ° | 8° | | | | # RECOMMENDED SOLDERING FOOTPRINT\* **BOTTOM VIEW** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # GENERIC MARKING DIAGRAM\* XXXX = Specific Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON66474E | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSSOP-14 EP, 5.0X4.4 | | PAGE 1 OF 1 | | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales