NCP1271

PWM Controller, Soft-Skip & trade; Standby, with Adjustable Skip Level and External Latch

The NCP1271 represents a new, pin to pin compatible, generation of the successful 7-pin current mode NCP12XX product series. The controller allows for excellent stand by power consumption by use of its adjustable Soft-Skip mode and integrated high voltage startup FET. This proprietary Soft-Skip also dramatically reduces the risk of acoustic noise. This allows the use of inexpensive transformers and capacitors in the clamping network. Internal frequency jittering, ramp compensation, timer-based fault detection and a latch input make this controller an excellent candidate for converters where ruggedness and component cost are the key constraints.

Features

- Fixed-Frequency Current-Mode Operation with Ramp Compensation and Skip Cycle in Standby Condition
- Timer-Based Fault Protection for Improved Overload Detection
- “Soft-Skip Mode” Technique for Optimal Noise Control in Standby
- Internal High-Voltage Startup Current Source for Lossless Startup
- ±5% Current Limit Accuracy over the Full Temperature Range
- Adjustable Skip Level
- Internal Latch for Easy Implementation of Overvoltage and Overtemperature Protection
- Frequency Jittering for Softened EMI Signature
- +500 mA/−800 mA Peak Current Drive Capability
- Sub−100 mW Standby Power can be Achieved
- Pin-to-Pin Compatible with the Existing NCP120X Series
- This is a Pb-Free Device

Typical Applications

- AC−DC Adapters for Notebooks, LCD Monitors
- Offline Battery Chargers
- Consumer Electronic Appliances STB, DVD, DVDR

For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

© Semiconductor Components Industries, LLC, 2009
Publication Order Number: NCP1271/D
Figure 1. Typical Application Circuit
MAXIMUM RATINGS (Notes 1 and 2)

<table>
<thead>
<tr>
<th>Rating</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC Pin (Pin 6) Maximum Voltage Range</td>
<td>$V_{\text{max}}$</td>
<td>−0.3 to +20</td>
<td>V</td>
</tr>
<tr>
<td>Maximum Current</td>
<td>$I_{\text{max}}$</td>
<td>100</td>
<td>mA</td>
</tr>
<tr>
<td>Skip/Latch, FB, CS Pin (Pins 1–3) Maximum Voltage Range</td>
<td>$V_{\text{max}}$</td>
<td>−0.3 to +10</td>
<td>V</td>
</tr>
<tr>
<td>Maximum Current</td>
<td>$I_{\text{max}}$</td>
<td>100</td>
<td>mA</td>
</tr>
<tr>
<td>Drv Pin (Pin 5) Maximum Voltage Range</td>
<td>$V_{\text{max}}$</td>
<td>−0.3 to +20</td>
<td>V</td>
</tr>
<tr>
<td>Maximum Current</td>
<td>$I_{\text{max}}$</td>
<td>−800 to +500</td>
<td>mA</td>
</tr>
<tr>
<td>HV Pin (Pin 8) Maximum Voltage Range</td>
<td>$V_{\text{max}}$</td>
<td>−0.3 to +500</td>
<td>V</td>
</tr>
<tr>
<td>Maximum Current</td>
<td>$I_{\text{max}}$</td>
<td>100</td>
<td>mA</td>
</tr>
</tbody>
</table>

Power Dissipation and Thermal Characteristics

| Thermal Resistance, Junction–to–Air, PDIP–7, Low Conductivity PCB (Note 3) | $R_{\text{JA}}$ | 142 | °C/W |
| Thermal Resistance, Junction–to–Lead, PDIP–7, Low Conductivity PCB | $R_{\text{JL}}$ | 57 | °C/W |
| Thermal Resistance, Junction–to–Air, PDIP–7, High Conductivity PCB (Note 4) | $R_{\text{JA}}$ | 120 | °C/W |
| Thermal Resistance, Junction–to–Lead, PDIP–7, High Conductivity PCB | $R_{\text{JL}}$ | 56 | °C/W |
| Thermal Resistance, Junction–to–Air, SO–7, Low Conductivity PCB (Note 3) | $R_{\text{JA}}$ | 177 | °C/W |
| Thermal Resistance, Junction–to–Lead, SO–7, Low Conductivity PCB | $R_{\text{JL}}$ | 75 | °C/W |
| Thermal Resistance, Junction–to–Air, SO–7, High Conductivity PCB (Note 4) | $R_{\text{JA}}$ | 136 | °C/W |
| Thermal Resistance, Junction–to–Lead, SO–7, High Conductivity PCB | $R_{\text{JL}}$ | 69 | °C/W |

Operating Junction Temperature Range

| $T_{J}$ | −40 to +150 | °C |

Maximum Storage Temperature Range

| $T_{\text{stg}}$ | −60 to +150 | °C |

ESD Protection

| Human Body Model ESD Pins 1–6 | HBM | 2000 | V |
| Human Body Model ESD Pin 8 | HBM | 700 | V |
| Machine Model ESD Pins 1–4, 8 | MM | 200 | V |
| Machine Model ESD Pins 5, 6 | MM | 150 | V |
| Charged Device Model ESD | CDM | 1000 | V |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. ESD protection per JEDEC JESD22–A114–F for HBM, per JEDEC JESD22–A115–A for MM, and per JEDEC JESD22–C101D for CDM. This device contains latchup protection and exceeds 100 mA per JEDEC Standard JESD78.

2. Guaranteed by design, not tested.

3. As mounted on a 40x40x1.5 mm FR4 substrate with a single layer of 80 mm² of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51 low conductivity test PCB. Test conditions were under natural convection or zero air flow.

4. As mounted on a 40x40x1.5 mm FR4 substrate with a single layer of 650 mm² of 2 oz copper traces and heat spreading area. As specified for a JEDEC 51 high conductivity test PCB. Test conditions were under natural convection or zero air flow.
Figure 2. Functional Block Diagram

PIN FUNCTION DESCRIPTION

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Skip/latch</td>
<td>Skip Adjust or Latchoff</td>
<td>A resistor to ground provides the adjustable standby skip level. Additionally, if this pin is pulled higher than 8.0 V (typical), the controller latches off the drive.</td>
</tr>
<tr>
<td>2</td>
<td>FB</td>
<td>Feedback</td>
<td>An optocoupler collector pulls this pin low during regulation. If this voltage is less than the Skip pin voltage, then the driver is pulled low and Soft-Skip mode is activated. If this pin is open (&gt;3 V) for more than 130 ms, then the controller is placed in a fault mode.</td>
</tr>
<tr>
<td>3</td>
<td>CS</td>
<td>Current Sense</td>
<td>This pin senses the primary current for PWM regulation. The maximum primary current is limited to 1.0 V / RCS where RCS is the current sense resistor. Additionally, a ramp resistor Rramp between the current sense node and this pin sets the compensation ramp for improved stability.</td>
</tr>
<tr>
<td>4</td>
<td>Gnd</td>
<td>IC Ground</td>
<td>–</td>
</tr>
<tr>
<td>5</td>
<td>Drv</td>
<td>Driver Output</td>
<td>The NCP1271’s powerful output is capable of driving the gates of large Qg MOSFETs.</td>
</tr>
<tr>
<td>6</td>
<td>VCC</td>
<td>Supply Voltage</td>
<td>This is the positive supply of the device. The operating range is between 10 V (min) and 20 V (max) with a UVLO start threshold 12.6 V (typ).</td>
</tr>
<tr>
<td>8</td>
<td>HV</td>
<td>High Voltage</td>
<td>This pin provides (1) Lossless startup sequence (2) Double hiccup fault mode (3) Memory for latch-off shutdown and (4) Device protection if VCC is shorted to GND.</td>
</tr>
</tbody>
</table>
## ELECTRICAL CHARACTERISTICS

(For typical values \(T_J = 25^\circ C\), for min/max values, \(T_J = -40^\circ C\) to +125\(^\circ C\), \(V_{CC} = 14\) V, \(HV = \text{open}\), \(skip = \text{open}\), \(FB = 2\) V, \(CS = \text{Ground}\), \(DRV = 1\) nF, unless otherwise noted.)

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Pin</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>OSCILLATOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Oscillation Frequency (65 kHz Version, (T_J = 25^\circ C))</td>
<td>5</td>
<td>(f_{osc})</td>
<td>61.75</td>
<td>65</td>
<td>68.25</td>
<td>kHz</td>
</tr>
<tr>
<td>Oscillation Frequency (65 kHz Version, (T_J = -40) to +85(^\circ C))</td>
<td>6</td>
<td>(f_{osc})</td>
<td>58</td>
<td>65</td>
<td>69</td>
<td>kHz</td>
</tr>
<tr>
<td>Oscillation Frequency (65 kHz Version, (T_J = -40) to +125(^\circ C))</td>
<td>7</td>
<td>(f_{osc})</td>
<td>55</td>
<td>65</td>
<td>69</td>
<td>kHz</td>
</tr>
<tr>
<td>Oscillation Frequency (100 kHz Version, (T_J = 25^\circ C))</td>
<td>8</td>
<td>(f_{osc})</td>
<td>95</td>
<td>100</td>
<td>105</td>
<td>kHz</td>
</tr>
<tr>
<td>Oscillation Frequency (100 kHz Version, (T_J = -40) to +85(^\circ C))</td>
<td>9</td>
<td>(f_{osc})</td>
<td>89</td>
<td>100</td>
<td>107</td>
<td>kHz</td>
</tr>
<tr>
<td>Oscillation Frequency (100 kHz Version, (T_J = -40) to +125(^\circ C))</td>
<td>10</td>
<td>(f_{osc})</td>
<td>85</td>
<td>100</td>
<td>107</td>
<td>kHz</td>
</tr>
<tr>
<td>Oscillator Modulation Swing, in Percentage of (f_{osc})</td>
<td>5</td>
<td>–</td>
<td>–</td>
<td>±7.5</td>
<td>–</td>
<td>%</td>
</tr>
<tr>
<td>Oscillator Modulation Swing Period</td>
<td>5</td>
<td>(D_{max})</td>
<td>75</td>
<td>80</td>
<td>85</td>
<td>ms</td>
</tr>
<tr>
<td><strong>GATE DRIVE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Gate Drive Resistance</td>
<td>5</td>
<td>(R_{OH})</td>
<td>6.0</td>
<td>11</td>
<td>20</td>
<td>(\Omega)</td>
</tr>
<tr>
<td>Output High ((V_{CC} = 14) V, (Drv = 300) (\Omega) to Gnd)</td>
<td>5</td>
<td>(R_{OL})</td>
<td>2.0</td>
<td>6.0</td>
<td>12</td>
<td>(\Omega)</td>
</tr>
<tr>
<td>Rise Time from 10% to 90% ((Drv = 1.0) nF to Gnd)</td>
<td>5</td>
<td>(t_r)</td>
<td>–</td>
<td>30</td>
<td>–</td>
<td>ns</td>
</tr>
<tr>
<td>Fall Time from 90% to 10% ((Drv = 1.0) nF to Gnd)</td>
<td>5</td>
<td>(t_f)</td>
<td>–</td>
<td>20</td>
<td>–</td>
<td>ns</td>
</tr>
<tr>
<td><strong>CURRENT SENSE</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum Current Threshold</td>
<td>3</td>
<td>(I_{Limit})</td>
<td>0.95</td>
<td>1.0</td>
<td>1.05</td>
<td>V</td>
</tr>
<tr>
<td>Soft–Start Duration</td>
<td>–</td>
<td>(I_{SS})</td>
<td>–</td>
<td>4.0</td>
<td>–</td>
<td>ms</td>
</tr>
<tr>
<td>Soft–Skip Duration</td>
<td>–</td>
<td>(I_{SK})</td>
<td>–</td>
<td>300</td>
<td>–</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>Leading Edge Blanking Duration</td>
<td>3</td>
<td>(t_{LEB})</td>
<td>100</td>
<td>180</td>
<td>330</td>
<td>ns</td>
</tr>
<tr>
<td>Propagation Delay ((Drv = 1.0) nF to Gnd)</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>50</td>
<td>150</td>
<td>ns</td>
</tr>
<tr>
<td>Ramp Current Source Peak</td>
<td>3</td>
<td>(I_{ramp(H)})</td>
<td>–</td>
<td>100</td>
<td>–</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>Ramp Current Source Valley</td>
<td>3</td>
<td>(I_{ramp(L)})</td>
<td>–</td>
<td>0</td>
<td>–</td>
<td>(\mu A)</td>
</tr>
<tr>
<td><strong>SKIP</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Default Standby Skip Threshold (Pin 1 = Open)</td>
<td>2</td>
<td>(V_{skip})</td>
<td>–</td>
<td>1.2</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Skip Current (Pin 1 = 0 V, (T_J = 25^\circ C))</td>
<td>1</td>
<td>(I_{skip})</td>
<td>26</td>
<td>43</td>
<td>56</td>
<td>(\mu A)</td>
</tr>
<tr>
<td>Skip Level Reset (Note 5)</td>
<td>1</td>
<td>(V_{skip-reset})</td>
<td>5.0</td>
<td>5.7</td>
<td>6.5</td>
<td>V</td>
</tr>
<tr>
<td>Transient Load Detection Level to Disable Soft–Skip Mode</td>
<td>2</td>
<td>(V_{TLD})</td>
<td>2.6</td>
<td>2.85</td>
<td>3.15</td>
<td>V</td>
</tr>
<tr>
<td><strong>EXTERNAL LATCH</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Latch Protection Threshold</td>
<td>1</td>
<td>(V_{latch})</td>
<td>7.1</td>
<td>8.0</td>
<td>8.7</td>
<td>V</td>
</tr>
<tr>
<td>Latch Threshold Margin ((V_{latch-m} = V_{CC(off)} - V_{latch}))</td>
<td>1</td>
<td>(V_{latch-m})</td>
<td>0.6</td>
<td>1.2</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Noise Filtering Duration</td>
<td>1</td>
<td>–</td>
<td>–</td>
<td>13</td>
<td>–</td>
<td>(\mu s)</td>
</tr>
<tr>
<td>Propagation Delay ((Drv = 1.0) nF to Gnd)</td>
<td>1</td>
<td>(T_{latch})</td>
<td>–</td>
<td>100</td>
<td>–</td>
<td>ns</td>
</tr>
<tr>
<td><strong>SHORT–CIRCUIT FAULT PROTECTION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Time for Validating Short–Circuit Fault Condition</td>
<td>2</td>
<td>(t_{protect})</td>
<td>–</td>
<td>130</td>
<td>–</td>
<td>ms</td>
</tr>
</tbody>
</table>

5. Please refer to Figure 39 for detailed description.
6. Guaranteed by design.
ELECTRICAL CHARACTERISTICS (continued) (For typical values $T_J = 25^\circ$C, for min/max values, $T_J = -40^\circ$C to $+125^\circ$C, $V_{CC} = 14\text{ V}$, $HV = \text{open}$, skip = open, $FB = 2\text{ V}$, $CS = \text{Ground}$, $DRV = 1\text{ nF}$, unless otherwise noted.)

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Pin</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>STARTUP CURRENT SOURCE</td>
<td>6</td>
<td>$V_{inhibit}$</td>
<td>190</td>
<td>600</td>
<td>800</td>
<td>mV</td>
</tr>
<tr>
<td>High–Voltage Current Source</td>
<td>6</td>
<td>$I_{inhibit}$</td>
<td>80</td>
<td>200</td>
<td>350</td>
<td>$\mu$A</td>
</tr>
<tr>
<td>Inhibit Voltage ($I_{CC} = 200\text{ $\mu$A}, HV = 50\text{ V}$)</td>
<td>6</td>
<td>$I_{HV}$</td>
<td>3.0</td>
<td>4.1</td>
<td>6.0</td>
<td>mA</td>
</tr>
<tr>
<td>Inhibit Current ($V_{CC} = 0\text{ V}, HV = 50\text{ V}$)</td>
<td>6</td>
<td>$I_{HV}$</td>
<td>3.0</td>
<td>4.1</td>
<td>6.0</td>
<td>mA</td>
</tr>
<tr>
<td>Startup ($V_{CC} = V_{CC(on)} - 0.2\text{ V}, HV = 50\text{ V}$)</td>
<td>8</td>
<td>$I_{HV-leak}$</td>
<td>10</td>
<td>25</td>
<td>50</td>
<td>$\mu$A</td>
</tr>
<tr>
<td>Leakage ($V_{CC} = 14\text{ V}, HV = 500\text{ V}$)</td>
<td>8</td>
<td>$V_{HV(min)}$</td>
<td>–</td>
<td>20</td>
<td>28</td>
<td>V</td>
</tr>
<tr>
<td>Minimum Startup Voltage ($V_{CC} = V_{CC(on)} - 0.2\text{ V}, I_{CC} = 0.5\text{ mA}$)</td>
<td>6</td>
<td>$V_{CC(on)}$</td>
<td>11.2</td>
<td>12.6</td>
<td>13.8</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC}$ Regulation</td>
<td>6</td>
<td>$V_{CC(off)}$</td>
<td>8.2</td>
<td>9.1</td>
<td>10</td>
<td>V</td>
</tr>
<tr>
<td>Startup Threshold, $V_{CC}$ Increasing</td>
<td>6</td>
<td>$V_{CC(on)} - V_{CC(off)}$</td>
<td>3.0</td>
<td>3.6</td>
<td>4.2</td>
<td>V</td>
</tr>
<tr>
<td>Minimum Operating Voltage After Turn–On</td>
<td>6</td>
<td>$V_{CC(latch)}$</td>
<td>5.0</td>
<td>5.8</td>
<td>6.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC}$ Operating Hysteresis</td>
<td>6</td>
<td>$V_{CC(reset)}$</td>
<td>–</td>
<td>4.0</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Undervoltage Lockout Threshold Voltage, $V_{CC}$ Decreasing</td>
<td>6</td>
<td>$V_{CC(latch)} - V_{CC(reset)} &gt; 1.0\text{ V}$ (Note 7)</td>
<td>–</td>
<td>4.0</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Logic Reset Level</td>
<td>6</td>
<td>$I_{CC1}$</td>
<td>–</td>
<td>2.3</td>
<td>3.0</td>
<td>mA</td>
</tr>
<tr>
<td>$V_{CC}$ Supply Current</td>
<td>6</td>
<td>$I_{CC1}$</td>
<td>–</td>
<td>3.1</td>
<td>3.5</td>
<td>mA</td>
</tr>
<tr>
<td>Operating ($V_{CC} = 14\text{ V}, 1.0\text{ nF Load}, V_{FB} = 2.0\text{ V}, 65\text{ kHz Version}$)</td>
<td>6</td>
<td>$I_{CC2}$</td>
<td>–</td>
<td>1.3</td>
<td>2.0</td>
<td>mA</td>
</tr>
<tr>
<td>Operating ($V_{CC} = 14\text{ V}, 1.0\text{ nF Load}, V_{FB} = 2.0\text{ V}, 100\text{ kHz Version}$)</td>
<td>6</td>
<td>$I_{CC3}$</td>
<td>–</td>
<td>500</td>
<td>720</td>
<td>$\mu$A</td>
</tr>
</tbody>
</table>

7. Guaranteed by design.

TYPICAL CHARACTERISTICS

Figure 3. Oscillation Frequency vs. Temperature

Figure 4. Maximum Duty Cycle vs. Temperature
TYPICAL CHARACTERISTICS

Figure 5. Output Gate Drive Resistance vs. Temperature

Figure 6. Current Limit vs. Temperature

Figure 7. Soft-Start Duration vs. Temperature

Figure 8. Leading Edge Blanking Time vs. Temperature

Figure 9. Default Skip Level vs. Temperature

Figure 10. Skip Pin Current vs. Temperature
TYPICAL CHARACTERISTICS

Figure 11. Skip Level Reset Threshold vs. Temperature

Figure 12. Transient Load Detection Level vs. Temperature

Figure 13. Latch Protection Level vs. Temperature

Figure 14. Fault Validation Time vs. Temperature

Figure 15. Startup Inhibit Voltage vs. Temperature

Figure 16. Startup Inhibit Current vs. Temperature
NCP1271

TYPICAL CHARACTERISTICS

Figure 17. High Voltage Startup Current vs. Temperature

Figure 18. Startup Current vs. VCC Voltage

Figure 19. Startup Leakage Current vs. Temperature

Figure 20. Minimum Startup Voltage vs. Temperature

Figure 21. Supply Voltage Thresholds vs. Temperature

Figure 22. Supply Currents vs. Temperature
Introduction
The NCP1271 represents a new generation of the fixed-frequency PWM current-mode flyback controllers from ON Semiconductor. The device features integrated high-voltage startup and excellent standby performance. The proprietary Soft–Skip Mode achieves extremely low–standby power consumption while keeping power supply acoustic noise to a minimum. The key features of the NCP1271 are as follows:

- **Timer–Based Fault Detection:** In the event that an abnormally large load is applied to the output for more than 130 ms, the controller will safely shut the application down. This allows accurate overload (OL) or short–circuit (SC) detection which is not dependent on the auxiliary winding.
- **Soft–Skip Mode:** This proprietary feature of the NCP1271 minimizes the standby low–frequency acoustic noise by ramping the peak current envelope whenever skip is activated.
- **Adjustable Skip Threshold:** This feature allows the power level at which the application enters skip to be fully adjusted. Thus, the standby power for various applications can be optimized. The default skip level is 1.2 V (40% of the maximum peak current).
- **500 V High–Voltage Startup Capability:** This AC–DC application friendly feature eliminates the need for an external startup biasing circuit, minimizes the standby power loss, and saves printed circuit board (PCB) space.
- **Dual High–Voltage Startup–Current Levels:** The NCP1271 uniquely provides the ability to reduce the startup current supply when Vcc is low. This prevents damage if Vcc is ever shorted to ground. After Vcc rises above approximately 600 mV, the startup current increases to its full value and rapidly charges the Vcc capacitor.
- **Latched Protection:** The NCP1271 provides a pin, which if pulled high, places the part in a latched off mode. Therefore, overvoltage (OVP) and overtemperature (OTP) protection can be easily implemented. A noise filter is provided on this function to reduce the chances of falsely triggering the latch. The latch is released when Vcc is cycled below 4 V.
- **Non–Latched Protection/Shutdown Option:** By pulling the feedback pin below the skip threshold level, a non–latching shutdown mode can be easily implemented.
- **4.0 ms Soft–Start:** The soft start feature slowly ramps up the drive duty cycle at startup. This forces the primary current to also ramp up slowly and dramatically reduces the stress on power components during startup.
- **Current–Mode Operation:** The NCP1271 uses current–mode control which provides better transient response than voltage–mode control. Current–mode control also inherently limits the cycle–by–cycle primary current.
- **Compensation Ramp:** A drawback of current–mode regulation is that the circuit may become unstable when the operating duty cycle is too high. The NCP1271 offers an adjustable compensation ramp to solve this instability.
- **80% Maximum Duty Cycle Protection:** This feature limits the maximum on time of the drive to protect the power MOSFET from being continuously on.
- **Frequency Jittering:** Frequency jittering softens the EMI signature by spreading out peak energy within a band +/- 7.5% from the center frequency.
- **Switching Frequency Options:** The NCP1271 is available in either 65 kHz or 100 kHz fixed frequency options. Depending on the application, the designer can pick the right device to help reduce magnetic switching loss or improve the EMI signature before reaching the 150 kHz starting point for more restrictive EMI test limits.

NCP1271 Operating Conditions
There are 5 possible operating conditions for the NCP1271:

1. **Normal Operation** – When Vcc is above Vcc(off) (9.1 V typical) and the feedback pin voltage (VFB) is within the normal operation range (i.e., VFB < 3.0 V), the NCP1271 operates as a fixed–frequency current–mode PWM controller.
2. **Standby Operation (or Skip–Cycle Operation)**
   When the load current drops, the compensation network responds by reducing the primary peak current. When the peak current reaches the skip peak current level, the NCP1271 enters Soft–Skip operation to reduce the power consumption. This Soft–Skip feature offers a modified peak current envelope and hence also reduces the risk of audible noise. In the event of a sudden load increase, the transient load detector (TLD) disables Soft–Skip and applies maximum power to bring the output into regulation as fast as possible.
3. **Fault Operation** – When no feedback signal is received for 130 ms or when Vcc drops below Vcc(off) (9.1 V typical), the NCP1271 recognizes it as a fault condition. In this fault mode, the Vcc voltage is forced to go through two cycles of slowly discharging and charging. This is known as a “double hiccup.” The double hiccup insures that ample time is allowed between restarts to prevent overheating of the power devices. If the fault is
cleared after the double hiccup, then the application restarts. If not, then the process is repeated.

4. **Latched Shutdown** – When the Skip/latch pin (Pin 1) voltage is pulled above 8.0 V for more than 13 μs, the NCP1271 goes into latchoff shutdown. The output is held low and VCC stays in hiccup mode until the latch is reset. The reset can only occur if Vcc is allowed to fall below VCC(reset) (4.0 V typical). This is generally accomplished by unplugging the main input AC source.

5. **Non-Latched Shutdown** – If the FB pin is pulled below the skip level, then the device will enter a non-latched shutdown mode. This mode disables the driver, but the controller automatically recovers when the pulldown on FB is released. Alternatively, Vcc can also be pulled low (below 190 mV) to shutdown the controller. This has the added benefit of placing the part into a low current consumption mode for improved power savings.

**Biasing the Controller**

During startup, the Vcc bias voltage is supplied by the HV Pin (Pin 8). This pin is capable of supporting up to 500 V, so it can be connected directly to the bulk capacitor. Internally, the pin connects to a current source which rapidly charges VCC to its VCC(on) threshold. After this level is reached, the controller turns on and the transformer auxiliary winding delivers the bias supply voltage to VCC. The startup FET is then turned off, allowing the standby power loss to be minimized. This in–chip startup circuit minimizes the number of external components and Printed Circuit Board (PCB) area. It also provides much lower power dissipation and faster startup times when compared to using startup resistors to VCC. The auxiliary winding needs to be designed to supply a voltage above the VCC(off) level but below the maximum VCC level of 20 V.

For added protection, the NCP1271 also include a dual startup mode. Initially, when VCC is below the inhibit voltage V inhibit (600 mV typical), the startup current source is small (200 uA typical). The current goes higher (4.1 mA typical) when VCC goes above V inhibit. This behavior is illustrated in Figure 23. The dual startup feature protects the device by limiting the maximum power dissipation when the VCC pin (Pin 6) is accidentally grounded. This slightly increases the total time to charge VCC, but it is generally not noticeable.

---

**VCC Double Hiccup Mode**

Figure 24 illustrates the block diagram of the startup circuit. An undervoltage lockout (UVLO) comparator monitors the VCC supply voltage. If VCC falls below VCC(off), then the controller enters “double hiccup mode.”

---

![Figure 23. Startup Current at Various VCC Levels](image-url)

**Figure 23. Startup Current at Various VCC Levels**

![Figure 24. VCC Management](image-url)

**Figure 24. VCC Management**

During double hiccup operation, the Vcc level falls to VCC(latch) (5.8 V typical). At this point, the startup FET is turned back on and charges VCC to VCC(on) (12.6 V typical). VCC then slowly collapses back to the VCC(latch) level. This cycle is repeated twice to minimize power dissipation in
external components during a fault event. After the second cycle, the controller tries to restart the application. If the restart is not successful, then the process is repeated. During this mode, \( V_{CC} \) never drops below the 4 V latch reset level. Therefore, latched faults will not be cleared unless the application is unplugged from the AC line (i.e., \( V_{bulk} \) discharges).

Figure 25 shows a timing diagram of the \( V_{CC} \) double hiccup operation. Note that at each restart attempt, a soft start is issued to minimize stress.

**Figure 25. \( V_{CC} \) Double Hiccup Operation in a Fault Condition**

![Supply voltage, \( V_{CC} \)]

**V\(_{CC}\) Capacitor**

As stated earlier, the NCP1271 enters a fault condition when the feedback pin is open (i.e. FB is greater than 3 V) for 130 ms or \( V_{CC} \) drops below \( V_{CC\text{(off)}} \) (9.1 V typical). Therefore, to take advantage of these features, the \( V_{CC} \) capacitor needs to be sized so that operation can be maintained in the absence of the auxiliary winding for at least 130 ms.

The controller typically consumes 2.3 mA at a 65 kHz frequency with a 1 nF switch gate capacitance. Therefore, to ensure at least 130 ms of operation, equation 1 can be used to calculate that at least an 85 \( \mu \)F capacitor would be necessary.

\[
\text{t}_{\text{startup}} = \frac{C_{VCC} \Delta V}{I_{CC1}} = \frac{85 \ \mu \text{F} \cdot (12.6 \text{ V} - 9.1 \text{ V})}{2.3 \text{ mA}} = 130 \text{ ms (eq. 1)}
\]

If the 130 ms timer feature will not be used, then the capacitance value needs to at least be large enough for the output to charge up to a point where the auxiliary winding can supply \( V_{CC} \). Figure 26 describes different startup scenarios with different \( V_{CC} \) capacitor values. If the \( V_{CC} \) cap is too small, the application fails to start because the bias supply voltage cannot be established before \( V_{CC} \) is reduced to the \( V_{CC\text{(off)}} \) level.

**Figure 26. Different Startup Scenarios of the Circuits with Different \( V_{CC} \) Capacitors**

It is highly recommended that the \( V_{CC} \) capacitor be as close as possible to the \( V_{CC} \) and ground pins of the product to reduce switching noise. A small bypass capacitor on this pin is also recommended. If the switching noise is large enough, it could potentially cause \( V_{CC} \) to go below \( V_{CC\text{(off)}} \) and force a restart of the controller.

It is also recommended to have a margin between the winding bias voltage and \( V_{CC\text{(off)}} \) so that all possible transient swings of the auxiliary winding are allowed. In standby mode, the \( V_{CC} \) voltage swing can be higher due to the low-frequency skip-cycle operation. The \( V_{CC} \) capacitor also affects this swing. Figure 27 illustrates the possible swings.

**Figure 27. Timing Diagram of Standby Condition**
Soft–Start Operation

Figures 28 and 29 show how the soft–start feature is included in the pulse–width modulation (PWM) comparator. When the NCP1271 starts up, a soft–start voltage VSS begins at 0 V. VSS increases gradually from 0 V to 1.0 V in 4.0 ms and stays at 1.0 V afterward. This voltage VSS is compared with the divided–by–3 feedback pin voltage (VFB/3). The lesser of VSS and (VFB/3) becomes the modulation voltage VPWM in the PWM duty cycle generation. Initially, (VFB/3) is above 1.0 V because the output voltage is low. As a result, VPWM is limited by the soft start function and slowly ramps up the duty cycle (and therefore the primary current) for the initial 4.0 ms. This provides a greatly reduced stress on the power devices during startup.

Current–Mode Pulse–Width Modulation

The NCP1271 uses a current–mode fixed–frequency PWM with internal ramp compensation. A pair of current sense resistors RCS and Rramp sense the flyback drain current ID. As the drain current ramps up through the inductor and current sense resistor, a corresponding voltage ramp is placed on the CS pin (pin 3). This voltage ranges from very low to as high as the modulation voltage VPWM (maximum of 1.0 V) before turning the drive off. If the internal current ramp is ignored (i.e., Rramp = 0) then the maximum possible drain current ID(max) is shown in Equation 2. This sets the primary current limit on a cycle by cycle basis.

\[ ID(\text{max}) = \frac{1 \text{ V}}{R_{CS}} \]  

(eq. 2)

Current–Mode Timing Diagram

The timing diagram of the PWM is in Figure 31. An internal clock turns the Drive Output (Pin 5) high in each switching cycle. The Drive Output goes low when the CS (Pin 3) voltage VCS intersects with the modulation voltage VPWM. This generates the pulse width (or duty cycle). The maximum duty cycle is limited to 80% (typically) in the output RS latch.
Ramp Compensation

Ramp compensation is a known mean to cure subharmonic oscillations. These oscillations take place at half the switching frequency and occur only during continuous conduction mode (CCM) with a duty–cycle greater than 50%. To lower the current loop gain, one usually injects between 50 and 75% of the inductor down slope. The NCP1271 generates an internal current ramp that is synchronized with the clock. This current ramp is then routed to the CS pin. Figures 32 and 33 depict how the ramp is generated and utilized. Ramp compensation is simply formed by placing a resistor, \( R_{\text{ramp}} \), between the CS pin and the sense resistor.

\[
R_{\text{ramp}} = \frac{43 \text{ mV/\mu s}}{8.1 \text{ \mu A/\mu s}} = 5.3 \text{ k\Omega} \quad (\text{eq. 4})
\]

It is recommended that the value of \( R_{\text{ramp}} \) be limited to less than 10 k\Ω. Values larger than this will begin to limit the effective duty cycle of the controller and may result in reduced transient response.

Frequency Jittering

Frequency jittering is a method used to soften the EMI signature by spreading the energy in the vicinity of the main switching component. The NCP1271 switching frequency ranges from +7.5% to –7.5% of the switching frequency in a linear ramp with a typical period of 6 ms. Figure 34 demonstrates how the oscillation frequency changes.

Fault Detection

Figure 35 details the timer–based fault detection circuitry. When an overload (or short circuit) event occurs, the output voltage collapses and the optocoupler does not conduct current. This opens the FB pin (pin 2) and \( V_{\text{FB}} \) is internally pulled higher than 3.0 V. Since \( (V_{\text{FB}}/3) \) is greater than 1 V, the controller activates an error flag and starts a 130 ms timer. If the output recovers during this time, the timer is reset and the device continues to operate normally. However, if the fault lasts for more than 130 ms, then the driver turns off and the device enters the \( V_{\text{CC}} \) Double Hiccup mode discussed earlier. At the end of the double hiccup, the controller tries to restart the application.
Besides the timer-based fault detection, the NCP1271 also enters fault condition when $V_{CC}$ drops below $V_{CC\text{off}}$ (9.1 V typical). The device will again enter a double hiccup mode and try to restart the application.

**Operation in Standby Condition**

During standby operation, or when the output has a light load, the duty cycle on the controller can become very small. At this point, a significant portion of the power dissipation is related to the power MOSFET switching on and off. To reduce this power dissipation, the NCP1271 “skips” pulses when the FB level (i.e. duty cycle) drops too low. The level that this occurs at is completely adjustable by setting a resistor on pin 1.

By discontinuing pulses, the output voltage slowly drops and the FB voltage rises. When the FB voltage rises above the $V_{\text{skip}}$ level, the drive is turned back on. However, to minimize the risk of acoustic noise, when the drive turns back on the duty cycle of its pulses are also ramped up. This is similar to the soft start function, except the period of the Soft-Skip operation is only $300\mu$s instead of 4.0 ms for the soft start function. This feature produces a timing diagram shown in Figure 36.

**Skip Duty Cycle**

Skip peak current, $\%I_{\text{c skip}}$, is the percentage of the maximum peak current at which the controller enters skip mode. $I_{\text{c skip}}$ can be any value from 0 to 100% as defined by equation 5. However, the higher that $\%I_{\text{c skip}}$ is, the greater the drain current when skip is entered. This increases the risk of acoustic noise. Conversely, the lower that $\%I_{\text{c skip}}$ is the larger the percentage of energy is expended turning the switch on and off. Therefore it is important to adjust $\%I_{\text{c skip}}$ to the optimal level for a given application.

$$\%I_{\text{c skip}} = \frac{V_{\text{skip}}}{3V} \times 100\% \quad \text{(eq. 5)}$$

**Skip Adjustment**

By default, when the Skip/latch Pin (Pin 1) is opened, the skip level is 1.2 V ($V_{\text{skip}} = 1.2$ V). This corresponds to a 40% $I_{\text{c skip}}$ ($\%I_{\text{c skip}} = 1.2\text{ V} / 3.0\text{ V} \times 100\% = 40\%$). Therefore, the controller will enter skip mode when the peak current is less than 40% of the maximum peak current. However, this level can be externally adjusted by placing a resistor $R_{\text{skip}}$ between skip/latch pin (Pin 1) and Ground (Pin 4). The level will change according to equation 6.

$$V_{\text{skip}} = R_{\text{skip}} \times I_{\text{skip}} \quad \text{(eq. 6)}$$

To operate in skip cycle mode, $V_{\text{skip}}$ must be between 0 V and 3.0 V. Therefore, $R_{\text{skip}}$ must be within the levels given in Table 1.

**Figure 36. Soft-Skip Operation**

**Table 1. Skip Resistor $R_{\text{skip}}$ Range for $D_{\text{max}} = 80\%$ and $I_{\text{skip}} = 43\mu\text{A}$**

<table>
<thead>
<tr>
<th>$%I_{\text{c skip}}$</th>
<th>$V_{\text{skip}}$ or $V_{\text{pin 1}}$</th>
<th>$R_{\text{skip}}$</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>0%</td>
<td>0 V</td>
<td>0 Ω</td>
<td>Never skips.</td>
</tr>
<tr>
<td>12%</td>
<td>0.375 V</td>
<td>8.7 kΩ</td>
<td>–</td>
</tr>
<tr>
<td>25%</td>
<td>0.75 V</td>
<td>17.4 kΩ</td>
<td>–</td>
</tr>
<tr>
<td>40%</td>
<td>1.2 V</td>
<td>28 kΩ</td>
<td>–</td>
</tr>
<tr>
<td>50%</td>
<td>1.5 V</td>
<td>34.8 kΩ</td>
<td>–</td>
</tr>
<tr>
<td>100%</td>
<td>3.0 V</td>
<td>70 kΩ</td>
<td>Always skips.</td>
</tr>
</tbody>
</table>
Recover from Standby

In the event that a large load is encountered during skip cycle operation, the circuit automatically disables the normal Soft–Skip procedure and delivers maximum power to the load (Figure 37). This feature, the Transient Load Detector (TLD), is initiated anytime a skip event is exited and the FB pin is greater than 2.85 \( V \), as would be the case for a sudden increase in output load.

![Figure 37. Transient Response from Standby](image)

External Latchoff Shutdown

When the Skip/Latch input (Pin 1) is pulled higher than \( V_{\text{latch}} \) (8.0 \( V \) typical), the drive output is latched off until \( V_{\text{CC}} \) drops below \( V_{\text{CC(reset)}} \) (4.0 \( V \) typical). If \( V_{\text{bulk}} \) stays above approximately 30 \( V_{\text{dc}} \), then the HV FET ensure that \( V_{\text{CC}} \) remains above \( V_{\text{CC(latch)}} \) (5.8 \( V \) typical). Therefore, the controller is reset by unplugging the power supply from the wall and allowing \( V_{\text{bulk}} \) to discharge. Figure 38 illustrates the timing diagram of \( V_{\text{CC}} \) in the latchoff condition.

![Figure 38. Latchoff \( V_{\text{CC}} \) Timing Diagram](image)

Figure 39 defines the different voltage regions of the Skip/latch Pin (Pin 1) operation.

1. When the voltage is above \( V_{\text{latch}} \) (7.1 \( V \) min, 8.7 \( V \) max), the circuit is in latchoff and all drive pulses are disabled until \( V_{\text{CC}} \) cycles below 4.0 \( V \) (typical).
2. When the voltage is between \( V_{\text{skip-reset}} \) (5.0 \( V \) min, 6.5 \( V \) max) and \( V_{\text{latch}} \), the pin is considered to be opened. The skip level \( V_{\text{skip}} \) is restored to the default 1.2 \( V \).
3. When the voltage is between about 3.0 \( V \) and \( V_{\text{skip-reset}} \), the \( V_{\text{skip}} \) level is above the normal operating range of the feedback pin. Therefore, the output does not switch.
4. When the voltage is between 0 \( V \) and 3.0 \( V \), the \( V_{\text{skip}} \) is within the operating range of the feedback pin. Then the voltage on this pin sets the skip level as explained earlier.

![Figure 39. NCP1271 Pin 1 Operating Regions](image)

External Non–Latched Shutdown

Figure 40 illustrates the Feedback (pin 2) operation. An external non–latched shutdown can be easily implemented by simply pulling FB below the skip level. This is an inherent feature from the standby skip operation. Hence, it allows the designer to implement additional non–latched shutdown protection.

The device can also be shutdown by pulling the \( V_{\text{CC}} \) pin to GND (<190 mV). In addition to shutting off the output, this method also places the part into a low current consumption state.

http://onsemi.com

16
Figure 40. NCP1271 Operation Threshold

Figure 41. Non-Latchoff Shutdown

Output Drive

The output stage of the device is designed to directly drive a power MOSFET. It is capable of up to +500 mA and −800 mA peak drive currents and has a typical rise and fall time of 30 ns and 20 ns with a 1.0 nF load. This allows the NCP1271 to drive a high-current power MOSFET directly for medium-high power application.

Noise Decoupling Capacitors

There are three pins in the NCP1271 that may need external decoupling capacitors.

1. **Skip/Latch Pin (Pin 1)** – If the voltage on this pin is above 8.0 V, then the circuit enters latchoff. Hence, a decoupling capacitor on this pin is essential for improved noise immunity. Additionally, a resistor should always be placed from this pin to GND to prevent noise from causing the pin 1 level to exceed the latchoff level.

2. **Feedback Pin (Pin 2)** – The FB pin is a high impedance point and is very easily polluted in a noisy environment. This could effect the circuit operation.

3. **VCC Pin (Pin 6)** – The circuit maintains normal operation when VCC is above VCC(off) (9.1 V typical). But, if VCC drops below VCC(off) because of switching noise, then the circuit can incorrectly recognize it as a fault condition. Hence, it is important to locate the VCC capacitor or an additional decoupling capacitor as close as possible to the device.
Figure 42 shows a typical application circuit using the NCP1271. The standby power consumption of the circuit is 83 mW with 230 Vac input. The details of the application circuit are described in application note AND8242/D. The efficiency of the circuit at light load up to full load is shown in Figure 43.
## ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Frequency</th>
<th>Package</th>
<th>Shipping</th>
</tr>
</thead>
<tbody>
<tr>
<td>NCP1271D65R2G</td>
<td>65 kHz</td>
<td>SOIC–7 (Pb–Free)</td>
<td>2500 / Tape &amp; Reel</td>
</tr>
<tr>
<td>NCP1271D100R2G</td>
<td>100 kHz</td>
<td>SOIC–7 (Pb–Free)</td>
<td>2500 / Tape &amp; Reel</td>
</tr>
<tr>
<td>NCP1271P65G</td>
<td>65 kHz</td>
<td>PDIP–7 (Pb–Free)</td>
<td>50 Units / Rail</td>
</tr>
<tr>
<td>NCP1271P100G</td>
<td>100 kHz</td>
<td>PDIP–7 (Pb–Free)</td>
<td>50 Units / Rail</td>
</tr>
</tbody>
</table>

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

Soft–Skip is a trademark of Semiconductor Components Industries, LLC (SCILLC). The product described herein (NCP1271), may be covered by the following U.S. patents: 6,271,735, 6,382,067, 6,385,060, 6,597,221, 6,633,193. There may be other patents pending.
**MECHANICAL CASE OUTLINE**

**PACKAGE DIMENSIONS**

PDIP–7 (PDIP–8 LESS PIN 7)

CASE 626B

ISSUE D

DATE 22 APR 2015

NOTES:

2. CONTROLLING DIMENSION: INCHES.  
4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH.  
5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.  
6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.  
7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.  
8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS).

<table>
<thead>
<tr>
<th>DIM</th>
<th>INCHES</th>
<th>MILLIMETERS</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.210</td>
<td>5.33</td>
</tr>
<tr>
<td>A1</td>
<td>0.155</td>
<td>3.94</td>
</tr>
<tr>
<td>A2</td>
<td>0.115</td>
<td>2.92</td>
</tr>
<tr>
<td>b</td>
<td>0.014</td>
<td>0.35</td>
</tr>
<tr>
<td>b2</td>
<td>0.066</td>
<td>1.68</td>
</tr>
<tr>
<td>C</td>
<td>0.008</td>
<td>0.20</td>
</tr>
<tr>
<td>D</td>
<td>0.355</td>
<td>9.02</td>
</tr>
<tr>
<td>D1</td>
<td>0.055</td>
<td>1.39</td>
</tr>
<tr>
<td>D1</td>
<td>0.325</td>
<td>8.26</td>
</tr>
<tr>
<td>E</td>
<td>0.240</td>
<td>6.10</td>
</tr>
<tr>
<td>e</td>
<td>0.100</td>
<td>2.54</td>
</tr>
<tr>
<td>eB</td>
<td>0.430</td>
<td>10.92</td>
</tr>
<tr>
<td>L</td>
<td>0.115</td>
<td>2.92</td>
</tr>
<tr>
<td>M</td>
<td>0.100</td>
<td>2.54</td>
</tr>
</tbody>
</table>

**DOCUMENT NUMBER:** 98AON12198D

**DESCRIPTION:** PDIP–7 (PDIP–8 LESS PIN 7)

**PAGE 1 OF 1**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no representation, warranty or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.
SOIC-7
CASE 751U-01
ISSUE E

DATE 20 OCT 2009

NOTES:
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B ARE DATUMS AND T IS A DATUM SURFACE.
4. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
5. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

<table>
<thead>
<tr>
<th>MILLIMETERS</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>MIN</td>
</tr>
<tr>
<td>4.80</td>
<td>0.189</td>
</tr>
<tr>
<td>4.00</td>
<td>0.150</td>
</tr>
<tr>
<td>1.35</td>
<td>0.053</td>
</tr>
<tr>
<td>0.33</td>
<td>0.013</td>
</tr>
<tr>
<td>0.25</td>
<td>0.010</td>
</tr>
<tr>
<td>0.25</td>
<td>0.010</td>
</tr>
<tr>
<td>1.27</td>
<td>0.050</td>
</tr>
<tr>
<td>0.154</td>
<td>0.060</td>
</tr>
<tr>
<td>0.155</td>
<td>0.060</td>
</tr>
<tr>
<td>0.6</td>
<td>0.024</td>
</tr>
<tr>
<td>0.6</td>
<td>0.024</td>
</tr>
<tr>
<td>1.270</td>
<td>0.050</td>
</tr>
<tr>
<td>0.155</td>
<td>0.060</td>
</tr>
</tbody>
</table>

*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

GENERAL MARKING DIAGRAM

XXX = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
• = Pb-Free Package

*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, “G” or microdot “•”, may or may not be present.

STYLES ON PAGE 2
## SOIC-7
### CASE 751U-01
#### ISSUE E

**DATE 20 OCT 2009**

**STYLE 1:**
1. Emitter
2. Collector
3. Collector
4. Emitter
5. Emitter
6. Not Used
7. Emitter
8. Em..

**STYLE 2:**
1. Collector, Die, #1
2. Collector, #1
3. Collector, #2
4. Collector, #2
5. Base, #2
6. Emitter, #2
7. Not Used
8. Emitter, #1

**STYLE 3:**
1. Drain, Die #1
2. Drain, #1
3. Drain, #2
4. Drain, #2
5. Gate, #2
6. Source, #2
7. Not Used
8. Source, #1

**STYLE 4:**
1. Anode
2. Anode
3. Anode
4. Anode
5. Anode
6. Anode
7. Not Used
8. Common Cathode

**STYLE 5:**
1. Drain
2. Drain
3. Drain
4. Drain
5. Source
6. Source
7. Not Used
8. Source

**STYLE 6:**
1. Drain
2. Drain
3. Drain
4. Drain
5. Source
6. Source
7. Not Used
8. Source

**STYLE 7:**
1. Input
2. External Bypass
3. Third Stage Source
4. Ground
5. Drain
6. Gate 3
7. Not Used
8. First Stage Vd

**STYLE 8:**
1. Collector (Die 1)
2. Collector (Die 1)
3. Collector (Die 2)
4. Collector (Die 2)
5. Emitter (Die 2)
6. Emitter (Die 2)
7. Not Used
8. Collector (Die 1)

**STYLE 9:**
1. Emitter (Common)
2. Collector (Die 1)
3. Collector (Die 2)
4. Collector (Die 2)
5. Emitter (Common)
6. Base (Die 2)
7. Not Used
8. Emitter (Common)

**STYLE 10:**
1. Ground
2. Bias 1
3. Output
4. Ground
5. Bias 2
6. Not Used
7. Ground
8. Drain (Die 1)

**STYLE 11:**
1. Source (Die 1)
2. Gate (Die 1)
3. Source (Die 2)
4. Gate (Die 2)
5. Drain (Die 2)
6. Drain (Die 2)
7. Not Used
8. Drain (Die 1)