Current-Mode PWM Controller for Off-line Power Supplies

NCP12510

The NCP12510 is a highly integrated PWM controller capable of delivering a rugged and high performance offline power supply in a tiny TSOP−6 package. With a voltage supply range up to 35 V, the controller hosts a jittered 65−kHz or 100−kHz switching circuitry operated in peak current mode control. When the power on the secondary side starts decreasing, the controller automatically folds back its switching frequency down to a minimum level of 26 kHz. As the power further goes down, the part enters skip cycle while limiting the peak current.

Over Power Protection (OPP) is a difficult exercise especially when no−load standby requirements drive the converter specifications. The ON Semiconductor proprietary integrated OPP allows harness the maximum delivered power without affecting the standby performance simply via two external resistors. An Over Voltage Protection (OVP) input is also combined on the same pin and protects the whole circuitry in case of optocoupler destruction or adverse open loop operation.

Finally, a timer−based short−circuit protection offers the best protection scheme, allowing precisely select the protection trip point without caring of a loose coupling between the auxiliary and the power windings.

NCP12510 is improved and pin compatible controller based on very popular flyback controller NCP1250.

Features
- Fixed−Frequency 65 kHz or 100 kHz Current−Mode Control Operation
- Frequency Foldback Down to 26 kHz and Skip−Cycle in Light Load Conditions
- Frequency Jittering in Normal and Frequency Foldback Modes
- Internal and Adjustable Over Power Protection (OPP) Circuit
- Auto−Recovery Over Voltage Protection (OVP) on the VCC Pin
- Internal and Adjustable Slope Compensation
- Internal Fixed 4 ms Soft−Start
- Auto−Recovery or Latched Short−Circuit Protection
- Pre−Short Ready for Latched OCP Version
- OVP/OTP Latch Input for Improved Robustness
- +300 mA/−500 mA Source/Sink Drive Capability
- Improved Consumption
- Improved Reset Time in Latch State
- High Robustness and High ESD Capabilities

Typical Applications
- Ac−dc Converters for TVs, Set−top Boxes and DVD Players
- Offline Adapters for Notebooks and Netbooks

See detailed ordering, marking and shipping information on page 2 of this data sheet.
Figure 1. Typical Application Example

Table 1. PIN DESCRIPTION

<table>
<thead>
<tr>
<th>Pin No</th>
<th>Pin Name</th>
<th>Function</th>
<th>Pin Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>GND</td>
<td></td>
<td>The controller ground.</td>
</tr>
<tr>
<td>2</td>
<td>FB</td>
<td>Feedback pin</td>
<td>Hooking an optocoupler collector to this pin will allow regulation.</td>
</tr>
<tr>
<td>3</td>
<td>OPP/Latch</td>
<td>Adjust the Over Power Protection Latches off the part</td>
<td>A resistive divider from the auxiliary winding to this pin sets the OPP compensation level during the on–time. When the voltage exceeds a certain level at turn off, the part is fully latched off.</td>
</tr>
<tr>
<td>4</td>
<td>CS</td>
<td>Current sense + slope compensation</td>
<td>This pin monitors the primary peak current but also offers a means to introduce slope compensation.</td>
</tr>
<tr>
<td>5</td>
<td>VCC</td>
<td>Supplies the controller – protects the IC</td>
<td>This pin is connected to an external auxiliary voltage. When the VCC exceeds a certain level, the part enters an auto–recovery hiccup.</td>
</tr>
<tr>
<td>6</td>
<td>DRV</td>
<td>Driver output</td>
<td>The driver output to an external MOSFET gate.</td>
</tr>
</tbody>
</table>

Table 2. DEVICE OPTIONS AND ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Controller (Note 1)</th>
<th>Package Marking</th>
<th>OCP protection</th>
<th>OVP/OTP protection</th>
<th>Switching Frequency</th>
<th>V_{OVP}</th>
<th>Package</th>
<th>Shipping†</th>
</tr>
</thead>
<tbody>
<tr>
<td>NCP12510ASN65T1G</td>
<td>5DA</td>
<td>Latched w/o Pre–short</td>
<td>Latched</td>
<td>65 kHz</td>
<td>25.5 V</td>
<td></td>
<td>3000 / Tape &amp; Reel</td>
</tr>
<tr>
<td>NCP12510BSN65T1G</td>
<td>5D2</td>
<td>Auto–recovery</td>
<td>Latched</td>
<td>65 kHz</td>
<td>25.5 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NCP12510CSN65T1G</td>
<td>5DC</td>
<td>Auto–recovery</td>
<td>Auto–recovery</td>
<td>65 kHz</td>
<td>25.5 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NCP12510DSN65T1G</td>
<td>5DD</td>
<td>Auto–recovery</td>
<td>Latched</td>
<td>65 kHz</td>
<td>32 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NCP12510ASN100T1G</td>
<td>5DJ</td>
<td>Latched w/o Pre–short</td>
<td>Latched</td>
<td>100 kHz</td>
<td>25.5 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NCP12510BSN100T1G</td>
<td>5DK</td>
<td>Auto–recovery</td>
<td>Latched</td>
<td>100 kHz</td>
<td>25.5 V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
1. Other options available upon customer request.
Figure 2. Internal Circuit Architecture
Table 3. MAXIMUM RATINGS TABLE

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Rating</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VCC</td>
<td>Power Supply voltage, VCC pin, continuous voltage</td>
<td>−0.3 to 35</td>
<td>V</td>
</tr>
<tr>
<td>VDRV(tran)</td>
<td>Maximum DRV pin voltage when DRV in H state, transient voltage (Note 1)</td>
<td>−0.3 to (V_{CC} + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>VCS, VFB, VOPP</td>
<td>Maximum voltage on low power pins CS, FB and OPP (Note 2)</td>
<td>−0.3 to 5.5</td>
<td>V</td>
</tr>
<tr>
<td>VOPP(tran)</td>
<td>Maximum negative transient voltage on OPP pin (Note 2)</td>
<td>−1</td>
<td>V</td>
</tr>
<tr>
<td>ISource,max</td>
<td>Maximum sourced current, pulsed width &lt; 800 ns</td>
<td>0.6</td>
<td>A</td>
</tr>
<tr>
<td>ISink,max</td>
<td>Maximum sunked current, pulse width &lt; 800 ns</td>
<td>1.0</td>
<td>A</td>
</tr>
<tr>
<td>IOPP</td>
<td>Maximum injected negative current into the OPP pin (pin 3)</td>
<td>−2</td>
<td>mA</td>
</tr>
<tr>
<td>RθJ-A</td>
<td>Thermal Resistance Junction–to–Air</td>
<td>360</td>
<td>°C/W</td>
</tr>
<tr>
<td>TJ,max</td>
<td>Maximum Junction Temperature</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td></td>
<td>−60 to +150</td>
<td>°C</td>
</tr>
<tr>
<td>HBM</td>
<td>Human Body Model ESD Capability per JEDEC JESD22–A114F (All pins)</td>
<td>4</td>
<td>kV</td>
</tr>
<tr>
<td>CDM</td>
<td>Charged–Device Model ESD Capability per JEDEC JESD22–C101E</td>
<td>750</td>
<td>V</td>
</tr>
</tbody>
</table>

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. The transient voltage is a voltage spike injected to DRV pin being in high state. Maximum transient duration is 100 ns.
2. See the Figure 3 for detailed specification of transient voltage.
3. This device contains latch–up protection and exceeds 100 mA per JEDEC Standard JESD78.

![Figure 3. Negative Pulse for OPP Pin during On–time and Positive Pulse for All Low Power Pins](image-url)

\( V_{OPP}(t) \)

\( V_{OPP,\text{max}} = -0.75 \text{ V}, T_j = -25 \text{ °C} \)

\( V_{OPP,\text{max}} = -0.65 \text{ V}, T_j = 25 \text{ °C} \)

\( V_{OPP,\text{max}} = -0.3 \text{ V}, T_j = 125 \text{ °C} – \text{Worst case} \)

\( V_{OPP} \) must stay between 0 V and −0.3 V for a linear OPP operation

Max current during overshoot can’t exceed 3 mA

Max transient voltage cycle-by-cycle

5.5 V – Max DC voltage

0 V – t

500 ns

7.5 V – Max transient voltage cycle-by-cycle

500 ns – t

0 V – t

500 ns

-1 V

500 ns

www.onsemi.com
Table 4. ELECTRICAL CHARACTERISTICS  
(For typical values $T_J = 25^\circ C$, for min/max values $T_J = -40^\circ C$ to $+125^\circ C$, $V_{CC} = 12$ V unless otherwise noted)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Rating</th>
<th>Pin</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SUPPLY SECTION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{CC(on)}$</td>
<td>$V_{CC}$ increasing level at which driving pulses are authorized</td>
<td>5</td>
<td>16</td>
<td>18</td>
<td>20</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC(min)}$</td>
<td>$V_{CC}$ decreasing level at which driving pulses are stopped</td>
<td>5</td>
<td>8.3</td>
<td>8.9</td>
<td>9.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC(hyst)}$</td>
<td>Hysteresis $V_{CC(on)} - V_{CC(min)}$</td>
<td>5</td>
<td>7.7</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC(reset)}$</td>
<td>Latched state reset voltage</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC(reset_hyst)}$</td>
<td>Defined hysteresis between minimum and reset voltage $V_{CC(min)} - V_{CC(reset)}$</td>
<td>5</td>
<td>0.15</td>
<td>0.30</td>
<td>0.45</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CC(latch_hyst)}$</td>
<td>Defined hysteresis for hiccupping between two voltage levels in latch mode</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$I_{CC1}$</td>
<td>Start-up current ($V_{CC(on)} - 100$ mV)</td>
<td>5</td>
<td></td>
<td>6</td>
<td>10</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{CC2}$</td>
<td>Internal IC consumption with $V_{FB} = 3.2$ V, $f_{SW} = 65$ kHz and $C_L = 0$ nF</td>
<td>5</td>
<td></td>
<td>1.0</td>
<td>1.4</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{CC3}$</td>
<td>Internal IC consumption with $V_{FB} = 3.2$ V, $f_{SW} = 100$ kHz and $C_L = 0$ nF</td>
<td>5</td>
<td></td>
<td>1.7</td>
<td>2.3</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{CC(no_load)}$</td>
<td>Internal consumption in skip mode – non switching, $V_{FB} = 0$ V</td>
<td>5</td>
<td></td>
<td>300</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{CC(fault)}$</td>
<td>Internal consumption in fault mode – during going–down $V_{CC}$ cycle, $V_{FB} = 4$ V</td>
<td>5</td>
<td></td>
<td>370</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{CC(standby)}$</td>
<td>Internal IC consumption in skip mode for 65 kHz version ($V_{CC} = 14$ V, driving a typical 7–A/600–V MOSFET, includes opto current) – (Note 4)</td>
<td>5</td>
<td></td>
<td>420</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td><strong>DRIVE OUTPUT</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_r$</td>
<td>Output voltage rise–time @ $C_L = 1$ nF, 10–90% of output signal</td>
<td>6</td>
<td></td>
<td>40</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_f$</td>
<td>Output voltage fall–time @ $C_L = 1$ nF, 10–90% of output signal</td>
<td>6</td>
<td></td>
<td>30</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$R_{OH}$</td>
<td>Source resistance, $V_{CC} = 12$ V, $I_{DRV} = 100$ mA</td>
<td>6</td>
<td></td>
<td>28</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>$R_{OL}$</td>
<td>Sink resistance, $V_{CC} = 12$ V, $I_{DRV} = 100$ mA</td>
<td>6</td>
<td></td>
<td>7</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>$I_{source}$</td>
<td>Peak source current, $V_{GS} = 0$ V</td>
<td>6</td>
<td></td>
<td>300</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{sink}$</td>
<td>Peak sink current, $V_{GS} = 12$ V</td>
<td>6</td>
<td></td>
<td>500</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$V_{DRV(low)}$</td>
<td>DRV pin level at $V_{CC} = V_{CC(min)} + 100$ mV with a 33 kΩ resistor to GND</td>
<td>6</td>
<td>8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{DRV(high)}$</td>
<td>DRV pin level at $V_{CC} = V_{DVP} – 100$ mV (DRV unloaded)</td>
<td>6</td>
<td>10</td>
<td>12</td>
<td>14</td>
<td>V</td>
</tr>
<tr>
<td><strong>CURRENT COMPARATOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{limit}$</td>
<td>Maximum internal current set point – $T_J = 25^\circ C$ – pin 3 grounded</td>
<td>4</td>
<td>0.744</td>
<td>0.8</td>
<td>0.856</td>
<td>V</td>
</tr>
<tr>
<td>$V_{CS(fold)}$</td>
<td>Internal voltage setpoint for frequency foldback trip point – 59% of $V_{limit}$</td>
<td>4</td>
<td>475</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>$V_{CS(freeze)}$</td>
<td>Internal peak current setpoint freeze (~31% of $V_{limit}$)</td>
<td>4</td>
<td></td>
<td>250</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>$t_{DEL}$</td>
<td>Propagation delay from CS pin to DRV output</td>
<td>4</td>
<td></td>
<td>50</td>
<td>80</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{EB}$</td>
<td>Leading Edge Blanking Duration</td>
<td>4</td>
<td></td>
<td>300</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$I_{SS}$</td>
<td>Internal soft–start duration activated upon startup or auto–recovery</td>
<td>4</td>
<td></td>
<td>4</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>$I_{OPP_{3}}$</td>
<td>Set point decrease for pin 3 grounded</td>
<td>3</td>
<td></td>
<td>0</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>$I_{OPP_{3}}$</td>
<td>Set point decrease for pin 3 biased to ~250 mV</td>
<td>3</td>
<td></td>
<td>31.3</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>$I_{OOP_{3}}$</td>
<td>Voltage set point for pin 3 biased to ~250 mV, $T_J = 25^\circ C$</td>
<td>3</td>
<td>0.51</td>
<td>0.55</td>
<td>0.60</td>
<td>V</td>
</tr>
<tr>
<td>$I_{OOP_{3}}$</td>
<td>Voltage set point for pin 3 biased to ~250 mV, $T_J = -40^\circ C$ to 125°C</td>
<td>3</td>
<td>0.50</td>
<td>0.55</td>
<td>0.62</td>
<td>V</td>
</tr>
<tr>
<td><strong>INTERNAL OSCILLATOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$f_{OSC(nom)}$</td>
<td>Oscillation frequency (65 kHz version)</td>
<td>–</td>
<td>61</td>
<td>65</td>
<td>71</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td>Oscillation frequency (100 kHz version)</td>
<td>–</td>
<td>92</td>
<td>100</td>
<td>108</td>
<td>kHz</td>
</tr>
<tr>
<td>$D_{max}$</td>
<td>Maximum duty–ratio</td>
<td>–</td>
<td>76</td>
<td>80</td>
<td>84</td>
<td>%</td>
</tr>
<tr>
<td>$f_{jitter}$</td>
<td>Frequency jittering in percentage of $f_{OSC}$ – jitter is kept even in foldback mode</td>
<td>–</td>
<td></td>
<td>±5</td>
<td></td>
<td>%</td>
</tr>
</tbody>
</table>

4. Application parameter for information only.
5. 1–MΩ resistor is connected from pin 4 to the ground for the measurement.
### Table 4. ELECTRICAL CHARACTERISTICS
(For typical values $T_J = 25^\circ C$, for min/max values $T_J = -40^\circ C$ to $+125^\circ C$, $V_{CC} = 12$ V unless otherwise noted)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Rating</th>
<th>Pin</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>INTERNAL OSCILLATOR</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$f_{swing}$</td>
<td>Swing frequency</td>
<td></td>
<td></td>
<td>240</td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td><strong>FEEDBACK SECTION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$R_{eq}$</td>
<td>Internal equivalent feedback resistance</td>
<td>2</td>
<td>29</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>$K_{ratio}$</td>
<td>FB pin to current set point division ratio</td>
<td></td>
<td>4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{FB(freeze)}$</td>
<td>Feedback voltage below which the peak current is frozen</td>
<td>2</td>
<td>1.0</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{FB(limit)}$</td>
<td>Feedback voltage corresponding with maximum internal current set point</td>
<td>2</td>
<td>3.2</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{FB(open)}$</td>
<td>Internal pull-up voltage on FB pin</td>
<td>2</td>
<td>4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td><strong>FREQUENCY FOLDBACK</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{fold(start)}$</td>
<td>Frequency foldback level on the FB pin – $\approx$59% of maximum peak current</td>
<td></td>
<td>1.9</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$f_{trans}$</td>
<td>Minimum operating frequency</td>
<td></td>
<td>22</td>
<td>26</td>
<td>30</td>
<td>kHz</td>
</tr>
<tr>
<td>$V_{fold(end)}$</td>
<td>End of frequency foldback feedback level, $f_{low} = f_{trans}$</td>
<td></td>
<td>1.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{skip}$</td>
<td>Skip–cycle level voltage on the feedback pin</td>
<td></td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{skip(hyst)}$</td>
<td>Hysteresis on the skip comparator</td>
<td></td>
<td>50</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td><strong>INTERNAL SLOPE COMPENSATION</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{ramp}$</td>
<td>Internal ramp level @ 25°C (Note 5)</td>
<td>4</td>
<td>2.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$R_{ramp}$</td>
<td>Internal ramp resistance to CS pin</td>
<td>4</td>
<td>20</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td><strong>PROTECTIONS</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{latch}$</td>
<td>Latching level input on OPP/Latch pin</td>
<td>3</td>
<td>2.85</td>
<td>3.0</td>
<td>3.15</td>
<td>V</td>
</tr>
<tr>
<td>$t_{latch(blank)}$</td>
<td>Blanking time after Drive output turn off</td>
<td>3</td>
<td>1</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$t_{latch(count)}$</td>
<td>Number of clock cycles before latch is confirmed</td>
<td>3</td>
<td>4</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{latch(del)}$</td>
<td>OVP/OTP delay time constant before latch is confirmed</td>
<td>3</td>
<td>600</td>
<td></td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$V_{OVP}$</td>
<td>Over voltage protection on the VCC pin (except D version)</td>
<td>5</td>
<td>24.0</td>
<td>25.5</td>
<td>27.0</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OVP}$</td>
<td>Over voltage protection on the VCC pin (D version only)</td>
<td>5</td>
<td>30</td>
<td>32</td>
<td>34</td>
<td>V</td>
</tr>
<tr>
<td>$t_{OVP(del)}$</td>
<td>Delay time constant before OVP on VCC is confirmed</td>
<td>5</td>
<td>20</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>$t_{fault}$</td>
<td>Internal fault timer duration</td>
<td></td>
<td>100</td>
<td>115</td>
<td>130</td>
<td>ms</td>
</tr>
</tbody>
</table>

4. Application parameter for information only.

5. 1–MΩ resistor is connected from pin 4 to the ground for the measurement.
TYPICAL CHARACTERISTICS

Figure 4.

Figure 5.

Figure 6.

Figure 7.

Figure 8.

Figure 9.
TYPICAL CHARACTERISTICS

Figure 10.

Figure 11.

Figure 12.

Figure 13.

Figure 14.

Figure 15.
TYPICAL CHARACTERISTICS

Figure 16.

Figure 17.

Figure 18.

Figure 19.

Figure 20.

Figure 21.
TYPICAL CHARACTERISTICS

Figure 22.

Figure 23.

Figure 24.

Figure 25.

Figure 26.

Figure 27.
TYPICAL CHARACTERISTICS

Figure 28.

Figure 29.

Figure 30.

Figure 31.

Figure 32.

Figure 33.
NCP12510

TYPICAL CHARACTERISTICS

Figure 40.

Figure 41.

Figure 42.

Figure 43.

Figure 44.
**Introduction**

NCP12510 implements a standard current mode architecture where the switch–off event is dictated by the peak current set point. This component represents the ideal candidate where low part–count and cost effectiveness are the key parameters, particularly in low–cost ac–dc adapters, open–frame power supplies etc. Updated controller, the NCP12510 packs all the necessary components normally needed in today modern power supply designs, bringing several enhancements such as a non–dissipative OPP, OVP/OTP implementation, short–circuit protection with pre–short ready for latched version and improved consumption, robustness and ESD capabilities.

- **Current–mode operation with internal slope compensation:** implementing peak current mode control at a 65 or 100 kHz switching frequency, the NCP12510 offers an internal slope compensation signal that can easily be summed up to the sensed current. Sub harmonic oscillations can thus be fought via the inclusion of a simple resistor in series with the current–sense information.

- **Internal OPP:** by routing a portion of the negative voltage present during the on–time on the auxiliary winding to the dedicated OPP pin (pin 3), the user has a simple and non–dissipative means to alter the maximum peak current set point as the bulk voltage increases. If the pin is grounded, no OPP compensation occurs. If the pin receives a negative voltage, then a peak current is reduced down.

- **Low startup and standby current:** reaching a low no–load standby power always represents a difficult exercise when the controller draws a significant amount of current during startup. The NCP12510 brings improved consumption to easing the design of low standby power adapters.

- **EMI jittering:** an internal low–frequency modulation signal varies the pace at which the oscillator frequency is modulated. This helps spreading out energy in conducted noise analysis. To improve the EMI signature at low power levels, the jittering is kept in frequency foldback mode (light load conditions).

- **Frequency foldback capability:** a continuous flow of pulses is not compatible with no–load/light–load standby power requirements. To excel in this domain, the controller observes the feedback pin and when it reaches a level of \( V_{fold(start)} \), it starts reduce switching frequency. When the feedback level reaches \( V_{fold(end)} \), the frequency hits its lower stop at \( f_{trans} \). When the feedback pin goes further down and reaches \( V_{FB(freeze)} \), the peak current setpoint is internally frozen. Below this point, if power continues to drop, the controller enters classical skip–cycle mode, as both frequency and peak current are frozen.

- **Internal soft–start:** a soft–start precludes the main power switch from being stressed upon start–up. The soft–start duration is internally fixed for time \( t_{SS} \) and it is activated during new startup sequence or during recovering after auto–recovery double hiccup.

- **Latch input:** the controller includes a latch input (pin 3) that can be used to sense an over voltage or an over temperature event on the adapter. If this pin is brought higher than the internal reference voltage \( V_{latch} \) for four consecutive cycles, then the circuit is latched off – \( V_{CC} \) hiccups from \( V_{CC(min)} \) voltage level with hysteresis \( V_{CC(latch_hyst)} = 550 \text{ mV typically, until a reset occurs.} \) The latch reset occurs when the user disconnects the adapter from the mains and lets the \( V_{CC} \) falls below the \( V_{CC(reset)} \) level. For the C version, despite an OVP/OTP detection, the circuit autorecovers and never latches.

- **Auto–recovery OVP on \( V_{CC} \):** an OVP protects the circuit against \( V_{CC} \) runaways. If the fault is present at least for time \( t_{OVP(del)} \) then the OVP is validated and the controller enters double hiccup mode. When the \( V_{CC} \) returns to a nominal level, the controller resumes operation.

- **Short–circuit protection:** short–circuit and especially overload protections are difficult to implement when a strong leakage inductance between auxiliary and power windings affects the transformer (the aux winding level does not properly collapse in presence of an output short). In this controller, every time the internal maximum peak current limit \( V_{limit} \) is activated (or less when OPP is used), an error flag is asserted and a time period starts thanks to an internal timer. When the timer has elapsed while a fault is still present, the controller is latched or enters an auto–recovery mode, depending on the selected OCP option.

Please note that with active Pre–short option (could be active only for latched OCP version), the part becomes sensitive to the first UVLO event during the start–up sequence (without Pre–short, first and any other UVLO is auto–recovery). Any other UVLO events are ignored afterwards – auto–recovery operation. With the first drive pulse is generated armed flag. Armed flag is reset after the first successful start–up sequence (the controller gets into regulation). This is to pass the pre–short test at power up:

1. if the internal armed flag is active and an UVLO event is sensed, the part is immediately latched.
2. if an UVLO signal is detected but the armed flag is not asserted, double–hiccup auto–recovery occurs.
3. if the controller gets into regulation, the armed flag is reset. Then UVLO event is sensed, the part is in auto–recovery operation.
Start-up Sequence

The NCP12510 start-up voltage is made purposely high to permit large energy storage in a small VCC capacitor value. This helps operate with a small start-up current which, together with a small VCC capacitor, will not hamper the start-up time. To further reduce the standby power, the start-up current of the controller is extremely low, below 10 μA. The start-up resistor can therefore be connected to the bulk capacitor or directly to the mains input voltage to further reduce the power dissipation.

![Figure 45. The startup resistor can be connected to the input mains for further power dissipation reduction.](image)

The first step starts with the calculation of the needed VCC capacitor which will supply the controller which it operates until the auxiliary winding takes it over. Experience shows that this time t1 can be between 5 and 20 ms. If we consider we need at least an energy reservoir for a t1 time of 10 ms, the VCC capacitor must be larger than:

\[
C_{VCC} \geq \frac{I_{CC} \cdot t_1}{V_{CC(on)} - V_{CC(min)}} \geq \frac{1.7 \times 10 \times 10}{18 - 8.9} \geq 1.9 \mu F \quad (eq. 1)
\]

Let us select a 2.2 μF capacitor at first and experiments in the laboratory will let us know if we were too optimistic for the time t1. The VCC capacitor being known, we can now evaluate the charging current we need to bring the VCC voltage from 0 V to the VCC(on) of the IC. This current has to be selected to ensure a start-up at the lowest mains (85 Vrms) to be less than 3 s (2.5 s for design margin):

\[
I_{charge} \geq \frac{V_{CC(on)} \cdot C_{VCC}}{t_{start-up}} \geq \frac{18 \cdot 2.2 \mu}{2.5} \geq 16 \mu A \quad (eq. 2)
\]

If we account for the 10 μA (maximum) that will flow to the controller, then the total charging current delivered by the start-up resistor must be 26 μA. If we connect the start-up network to the mains (half-wave connection then), we know that the average current flowing into this start-up resistor will be the smallest when VCC reaches the VCC(on) of the controller:

\[
I_{CVCC,min} = \frac{V_{ac,peak}^2}{4 \cdot R_{start-up}} = \frac{(230 \cdot \sqrt{2})^2}{4 \cdot 750 \, k} = 35 mW \quad (eq. 3)
\]

To make sure this current is always greater than 26 μA, then, the minimum value for R_{start-up} can be extracted:

\[
R_{start-up} \leq \frac{V_{ac,rms} \sqrt{2}}{I_{CVCC(min)}} \leq \frac{85 \sqrt{2}}{26 \mu} \leq 779 k\Omega \quad (eq. 4)
\]

This calculation is purely theoretical, considering a constant charging current. In reality, the take-over time can be shorter (or longer!) and it can lead to a reduction of the VCC capacitor. Thus, a decrease in charging current and an increase of the start-up resistor can be experimentally tested, for the benefit of standby power. Laboratory experiments on the prototype are thus mandatory to fine-tune the converter. If we chose the 750 kΩ resistor as suggested by Equation 4, the dissipated power at high line amounts to:

\[
P_{R_{start-up,max}} = \frac{V_{ac,peak}^2}{4 \cdot R_{start-up}} = \frac{(230 \cdot \sqrt{2})^2}{4 \cdot 750 \, k} = 35 mW \quad (eq. 5)
\]

Now that the first VCC capacitor has been selected, we must ensure that the self-supply does not disappear when in no-load conditions. In this mode, the skip-cycle can be so deep that refreshing pulses are likely to be widely spaced, inducing a large ripple on the VCC capacitor. If this ripple is too large, chances exist to touch the VCC(min) and reset the controller into a new start-up sequence. A solution is to grow this capacitor but it will obviously be detrimental to the start-up time. The option offered in Figure 45 elegantly solves this potential issue by adding an extra capacitor on the auxiliary winding. However, this component is separated...
from the VCC pin via a simple diode. You therefore have the ability to grow this capacitor as you need to ensure the self-supply of the controller without affecting the start-up time and standby power.

**Internal Over Power Protection**

There are several known ways to implement Over Power Protection (OPP), all suffering from particular problems. These problems range from the added consumption burden on the converter or the skip-cycle disturbance brought by the current-sense offset. A way to reduce the power capability at high line is to capitalize on the negative voltage swing present on the auxiliary diode anode. During the turn-on time, this point dips to $-N_2V_{bulk}$, where $N_2$ being the turns ratio between the primary winding and the auxiliary winding. The negative plateau observed on Figure 46 will have amplitude depending on the input voltage. The idea implemented in this chip is to sum a portion of this negative swing with the internal voltage reference $V_{limit} = 0.8$ V. For instance, if the voltage swings down to $-150$ mV during the on-time, then the internal peak current set point will be fixed to the value $0.8$ V $- 0.150$ V = $650$ mV. The adopted principle appears in Figure 47 and shows how the final peak current set point is constructed.

Let’s assume we need to reduce the peak current from 2.5 A at low line, to 2 A at high line. This corresponds to a 20% reduction or a set point voltage of 640 mV. To reach this level, then the negative voltage developed on the OPP pin must reach:

$$V_{OPP} = 0.8 \cdot V_{limit} - V_{limit} = 0.64 - 0.8 = -160 \text{mV}$$

(eq. 6)

![Figure 46. The signal obtained on the auxiliary winding swings negative during the on-time.](image-url)
Let us assume that we have the following converter characteristics:

- $V_{\text{out}} = 19$ V
- $V_{\text{in}} = 85$ to 265 V rms
- $N_1 = N_p:N_s = 1:0.25$
- $N_2 = N_p:N_{\text{aux}} = 1:0.18$

Given the turns ratio between the primary and the auxiliary windings, the on–time voltage at high line (265 V rms) on the auxiliary winding swings down to:

$$V_{\text{aux}} = -N_2 \cdot V_{\text{in,max}} = -0.18 \cdot 375 = -67.5$$ V (eq. 7)

To obtain a level as imposed by Equation 7, we need to install a divider featuring the following ratio:

$$\text{Div} = \frac{V_{\text{opp}}}{V_{\text{aux}}} = \frac{-0.16}{-67.5} = 2.4 \text{ m}$$ (eq. 8)

If we arbitrarily fix the pull–down resistor $R_{\text{OPPL}}$ to 1 kΩ, then the upper resistor can be obtained by:

$$R_{\text{OPPU}} = \frac{V_{\text{aux}} - V_{\text{opp}}}{R_{\text{OPPL}}} = \frac{-67.5 + 0.16}{1 \text{ k}} = 422 \text{ kΩ}$$ (eq. 9)

If we now plot the peak current set point obtained by implementing the recommended resistor values, we obtain the following curve, as shown in Figure 48.
The OPP pin is surrounded by Zener diodes stacked to protect the pin against ESD pulses. These diodes accept some peak current in the avalanche mode and are designed to sustain a certain amount of energy. On the other side, negative injection into these diodes (or forward bias) can cause substrate injection which can lead to an erratic circuit behavior. To avoid this problem, the pin is internal clamped slightly below −300 mV which means that if more current is injected before reaching the ESD forward drop, then the maximum peak reduction is kept to 40%. If the voltage finally forward biases the internal zener diode, then care must be taken to avoid injecting a current beyond −2 mA. Given the value of \( R_{OPPU} \), there is no risk in the present example.

Finally, please note that another comparator internally fixes the maximum peak current set point to value \( V_{limit} \) even if the OPP pin is adversely biased above 0 V.

**Frequency Foldback**

The reduction of no-load standby power associated with the need for improving the efficiency, requires a change in the traditional fixed–frequency type of operation. This controller implements a switching frequency foldback when the feedback voltage passes below a certain level, \( V_{fold(start)} \). At this point, the oscillator turns into a Voltage–Controlled Oscillator (VCO) and reduces switching frequency down to \( f_{trans} \) value, till to feedback voltage reaches the level \( V_{fold(end)} \). Below this level \( V_{fold(end)} \), the frequency is fixed and cannot go further down. The peak current setpoint is following the feedback pin until its level reaches \( V_{FB(freeze)} \). Below this value, the peak current setpoint is frozen to \( V_{CS(freeze)} \) value or \( \approx 31\% \) of the maximum \( V_{limit} \) setpoint. The only way to further reduce the transmitted power is to enter skip cycle, which is set when the feedback voltage reaches the level \( V_{skip} \). Skip cycle offers the best noise–free performance in no-load conditions. Figure 49 and depicts the adopted scheme for the part.

---

**Figure 49.** By observing the voltage on the feedback pin, the controller reduces its switching frequency for an improved performance at light load.

**Figure 50.** Another look at the relationship between feedback and current setpoint while in frequency reduction mode.
Auto-Recovery Short-Circuit Protection

In case of output short-circuit or if the power supply experiences a severe overloading situation, an internal error flag is raised and the fault timer starts countdown. If the UVLO has come (see Figure 51 – Short-circuit case I) or the error flag is asserted throughout the $t_{\text{fault}}$ time (see Figure 51 – Short-circuit case II) – i.e. the fault timer has elapsed, the driving pulses are stopped and the $V_{CC}$ falls down as the auxiliary voltage are missing. When the supply voltage $V_{CC}$ touches the $V_{CC(min)}$ level, the controller consumption is down to a few $\mu$A and the $V_{CC}$ slowly builds up again thanks to the resistive startup network. When $V_{CC}$ reaches $V_{CC(on)}$, the controller purposely ignores the re-start and waits for another $V_{CC}$ cycle: this is the so-called double hiccup auto-recovery mode. Illustration of such principle appears in Figure 51. Please note that soft-start is activated upon every re-start attempt.

![Figure 51. An auto-recovery double hiccup mode is entered in case a faulty event longer than programmable fault timer value is acknowledged by the controller.](image)

Latched Short-Circuit Protection with Pre-Short

In some applications, the controller must be fully latched in case of an output short circuit presence. In that case, you would select a controller with an OCP latched option in the Options table. When the error flag is asserted, meaning the controller is asked to deliver its full peak current, the controller latches off after the elapse of fault timer – i.e. the pulses are immediately stopped and $V_{CC}$ hiccups between two voltage levels, given by a $V_{CC(min)}$ level and added hysteresis $V_{CC(latch\_hyst)}$, until a reset occurs ($V_{CC}$ falls down below $V_{CC(reset)}$). However, in presence of damaged or old VCC capacitor, it can very well be the case where the stored energy does not give enough time to let the timer elapse before $V_{CC}$ touches the UVLO level. When this happens, the latch is not acknowledged since the timer countdown has been prematurely aborted. To avoid this situation, the NCP12510 is equipped with Pre-short logic for OCP latched option, i.e. the Pre-short cannot be used for auto-recovery OCP option. The Pre-short logic combines the armed flag assertion together with the UVLO event to confirm a pre-short situation: upon start-up with first drive pulse, the armed flag is raised until regulation is met. If during the time the flag is raised an UVLO event is detected, the part latches off immediately. When IC is latched, $V_{CC}$ enters hiccup mode. In normal operation, if an UVLO event is detected for any reason, the controller will naturally resume operations. Details of this behavior are given in Figure 52.

Pre-short logic is active during the start-up sequence, i.e. the first startup of power supply or after recovering from double hiccup mode. The armed flag is asserted with the first drive pulse. If an UVLO event occurs when the armed flag is asserted, the part immediately latches off. If no UVLO occurs, once the output voltage has reached regulation in 8 consecutive cycles, the internal armed flag is reset (pre-short logic is no active anymore until new startup of power supply) and any new UVLO events will auto-recovery. Pre-short logic is available only on customer request. It is not active in standard devices.

Standard OCP latched option without Pre-short logic doesn't latch the controller during first UVLO, i.e. armed flag is not active so every UVLO event is auto-recovery.
Figure 52. Full latch occurs in case the UVLO@start-up or @recovering is detected while the armed flag is asserted.

Figure 53. Full latch occurs in case the fault timer has elapsed or UVLO@start-up is detected with asserted armed flag.
Operation with Grounded Feedback Pin

The NCP12510 offers the operation mode when the NCP12510 could be controlled by Master system via Feedback pin (pin 2). When FB pin is grounded, the controller driver pulses are stopped. This is the same situation, when the controller is in skip mode, but with the difference that FB pin could be forced to ground by Master system anytime during operation, even at start–up sequence.

When the $V_{CC}$ touches $V_{CC(on)}$ level, the controller internal logic starts and thus, first DRV pulse is authorized after the safety period of 200 $\mu$s passes. But the last DRV pulse can comes just before $V_{CC(min)}$ level. Therefore, there are extended rules to generation and cancellation the armed flag to avoid the false pre–short condition if the controller can’t start properly because of the grounded FB pin.

![Figure 54. The controller start–up sequence with grounded FB pin and Pre–short condition.](image)

![Figure 55. The controller behaviour during start–up sequence interupted by grounded FB pin.](image)
The armed flag is generated with first DRV pulse, but only if the first DRV pulse is synchronized with \( V_{CC(on)} \) event. If the FB pin is forced to ground during the \( V_{CC(on)} \) event and it is released afterwards, the armed flag is not generated. The Figure 54 shows the cases of grounded FB pin at the beginning of start–up sequence.

If the armed flag isn’t active and UVLO comes, the controller newly starts after double–hiccup auto–recovery sequence. Then, if UVLO comes again, the controller is latched off. DRV pulses are authorized during the whole first \( V_{CC} \) going–down cycle. If any DRV pulse doesn’t come during this time, the double–hiccup auto–recovery sequence is coming.

The armed flag could be canceled by two conditions. When the controller gets into regulation after start–up sequence, i.e. during the eight consecutive switching cycles is current setpoint voltage under \( V_{limit} \), the armed flag is called off – this is the first armed flag cancelation condition. When the start–up sequence isn’t complete and is interrupted by grounded FB pin, the armed flag is called off – this is the second armed flag cancelation condition. The Figure 55 shows the cases of interrupted start–up sequence by grounded FB pin.

If the start–up sequence is interrupted by grounded FB pin, the armed flag is canceled. Then, if UVLO comes, the controller newly starts after double–hiccup auto–recovery sequence. Then, if UVLO comes again, the controller is latched off.

The Figure 56 shows the case of operation, when the controller can operate under some master system with superordinate function. Then, the FB pin is used for authorization or denial DRV pulses. If the normal operation state is interrupted for a long time and afterwards the soft–start is demanded for proper start–up of power supply, the \( V_{CC} \) have to be pulled–down below \( V_{CC(reset)} \) level. Then, if the FB isn’t grounded, the new start–up sequence are initialized when \( V_{CC} \) touches \( V_{CC(on)} \) level + 200 \( \mu \)s safety period. During this new start–up sequence is generated the armed flag.

**Figure 56. The Master system driving the controller by forcing the FB pin to ground.**

**Slope Compensation**

The NCP12510 includes an internal slope compensation signal. This is the buffered oscillator clock delivered during the on–time only. Its amplitude is around 2,5 V at the maximum duty ratio. Slope compensation is a known means used to cure sub harmonic oscillations in CCM–operated current–mode converters. These oscillations take place at half the switching frequency and occur only during Continuous Conduction Mode (CCM) with a duty ratio greater than 50%. To lower the current loop gain, one usually injects between 50 and 100% of the primary inductance downslope. Figure 57 depicts how the ramp is generated internally. Please note that the ramp signal will be disconnected from the CS pin during the off–time.
In the NCP12510 controller, the oscillator ramp features a 2.5 V swing. If the clock operates at a 65 kHz frequency, then the available oscillator slope corresponds to:

\[ S_{\text{ramp}} = \frac{V_{\text{ramp,peak}}}{D_{\text{max}} \cdot T_{\text{SW}}} = \frac{2.5}{0.8 \cdot 19 \mu s} = 208 \text{ mV/} \mu \text{s} \quad (\text{eq. 10}) \]

In our flyback design, let's assume that our primary inductance \( L_p \) is 770 \( \mu \text{H} \), and the SMPS delivers 19 V with a \( N_p:N_s \) ratio of 1:0.25. The off–time primary current slope \( S_p \) is thus given by:

\[ S_p = \frac{(V_{\text{out}} + V_f) \cdot N_s}{N_p} = \frac{(19 + 0.7) \cdot 4}{770 \mu \text{H}} = 102 \text{ mA/} \mu \text{s} \quad (\text{eq. 11}) \]

Given a sense resistor of 330 m\( \Omega \), the above current ramp turns into a voltage ramp of the following amplitude:

\[ S_{\text{sense}} = S_p \cdot R_{\text{sense}} = 102 \text{ m} \cdot 0.33 = 34 \text{ mV/} \mu \text{s} \quad (\text{eq. 12}) \]

If we select 50% of the downslope as the required amount of slope compensation, then we shall inject a ramp whose slope is 17 mV/\( \mu \text{s} \). Our internal compensation being of 208 mV/\( \mu \text{s} \), the divider ratio (\( \text{divratio} \)) between \( R_{\text{comp}} \) and the internal \( R_{\text{ramp}} = 20 \text{ k} \Omega \) resistor is:

\[ \text{divratio} = \frac{0.5 \cdot S_{\text{sense}}}{S_{\text{ramp}}} = 0.082 \quad (\text{eq. 13}) \]

The series compensation resistor value is thus:

\[ R_{\text{comp}} = R_{\text{ramp}} \cdot \text{divratio} = 20 \text{ k} \cdot 0.082 = 1.64 \text{ k} \Omega \quad (\text{eq. 14}) \]

A resistor of the calculated value will then be inserted from the sense resistor to the current sense pin. We recommend adding a small capacitor of 100 pF, from the current sense pin to the controller ground for an improved immunity to the noise. Please make sure both components are located very close to the controller.

**Latching Off the Controller**

The OPP pin not only allows a reduction of the peak current set point in relationship to the line voltage, it also offers a means to permanently latch–off the part. When the part is latched–off, all pulses are immediately stopped and \( V_{\text{CC}} \) hiccups from \( V_{\text{CC(min)}} \) voltage level with hysteresis \( V_{\text{CC(latch hyst)}} \) until a reset occurs (\( V_{\text{CC}} \) falls down below level \( V_{\text{CCreset}} \), e.g. by un–plugging the converter from the mains outlet. The \( V_{\text{CC}} \) latch hysteresis helps significantly reduce the reset time, because when the user unplugged the adapter from the outlet in the less favorable time (\( V_{\text{CC}} \) is in its maximum), the \( V_{\text{CC}} \) has to fall down from voltage level given by 550 mV + 300 mV typically to reset level.

The latch detection is made by observing the OPP pin by a comparator featuring a \( V_{\text{latch}} \) reference voltage. However, for noise reasons and in particular to avoid the leakage inductance contribution at turn off, a blanking delay \( t_{\text{latch-blank}} \) is introduced before the output of the OVP comparator is checked. Then, the OVP comparator output is validated only if its high–state duration lasts for a minimum time \( t_{\text{latch-del}} \). Below this value, the event is ignored. Then, a counter ensures that only 4 successive OVP events have occurred before actually latching the part. There are several possible implementations, depending on the needed precision and the parameters you want to control.

The first and easiest solution is the additional resistive divider on top of the OPP one. This solution is simple and inexpensive but requires the insertion of a diode to prevent disturbing the OPP divider during the on–time.
First, calculate the OPP network with the above equations. Then, suppose we want to latch off our controller when \( V_{\text{out}} \) exceeds 25 V. On the auxiliary winding, the plateau reflects the output voltage by the turns ratio between the power and the auxiliary winding. In case of voltage runaway for our 19 V adapter, the plateau will go up to:

\[
V_{\text{aux,OVP}} = V_{\text{out}} \cdot \frac{N_s}{N_{\text{aux}}} = 25 \cdot \frac{0.18}{0.25} = 18 \text{ V (eq. 15)}
\]

Since our OVP comparator trips at level \( V_{\text{latch}} = 3 \) V, across the 1 k\( \Omega \) selected OPP pull–down resistor, it implies a 3 mA current. From 3 V to go up to 18 V, we need an additional 15 V. Under 3 mA and neglecting the series diode forward drop, it requires a series resistor of:

\[
R_{\text{OPVP}} = \frac{V_{\text{aux,OVP}} - V_{\text{latch}}}{\frac{18 - 3}{1 \text{ k}\Omega}} = 5 \text{ k}\Omega \quad \text{(eq. 16)}
\]

In nominal conditions, the plateau establishes to around 14 V. Given the divide by 6 ratio, the OPP pin will swing to \( 14/6 = 2.3 \) V during normal conditions, leaving 700 mV for the noise immunity. A 100 pF capacitor can be added to improve it and avoid erratic trips in presence of external surges. Do not increase this capacitor too much otherwise the OPP signal will be affected by the integrating time constant.

A second solution for the OVP detection alone is to use a Zener diode wired as recommended by Figure 60.

\[
\text{Figure 59. A simple resistive divider brings the OPP pin above 3 V in case of a VCC voltage runaway above 18 V.}
\]

\[
\text{Figure 60. A Zener diode in series with a diode helps to improve the noise immunity of the system.}
\]
In this case, to still trip at 18 V level, we have selected a 15 V Zener diode. In nominal conditions, the voltage on the OPP pin is almost 0 V during the off-time as the Zener is fully blocked. This technique clearly improves the noise immunity of the system compared to that obtained from a resistive string as in Figure 59. Please note the reduction of the capacitor on the OPP pin to 10−22 pF. This is because of the potential spike going through the Zener parasitic capacitor and the possible auxiliary level shortly exceeding its breakdown voltage during the leakage inductance reset period (hence the internal blanking delay $t_{\text{latch-blank}}$ at turn off). This spike despite its very short time is energetic enough to charge the added capacitor $C_1$ and given the time constant, could make it discharge slower, potentially disturbing the blanking circuit. When implementing the Zener option, it is important to carefully observe the OPP pin voltage (short probe connections!) and check that enough margin exists to that respect.

Over Temperature Protection

In a lot of designs, the adapter must be protected against thermal runaways, e.g. when the temperature inside the adapter box increases a certain value. Figure 61 shows how to implement a simple OTP using an external NTC and a series diode. The principle remains the same: make sure the OPP network is not bothered by the additional NTC hence the presence of this diode.

When the NTC resistor will diminish as the temperature increases, the voltage on the OPP pin during the off-time will slowly increase and, once it passes $V_{\text{latch}}$ level for 4 consecutive clock cycles, the controller will permanently latch off.

Back to our 19 V adapter, we have found that the plateau voltage on the auxiliary diode was 14 V in nominal conditions. We have selected an NTC which offers a 470 kΩ resistance at 25°C and drops to 8.8 kΩ at 110°C. If our auxiliary winding plateaus is 14 V and we consider a 0.7 V forward drop for the diode, then the voltage across the NTC in fault mode must be:

$$V_{\text{NTC}} = V_{\text{aux}} - V_{\text{latch}} - V_F = 14 - 3 - 0.7 = 10.3 \text{ V}$$

(eq. 17)

Based on the 8.8 kΩ NTC resistor at 110°C, the current inside the device must be:

$$I_{\text{NTC}} = \frac{V_{\text{NTC}}}{R_{\text{NTC(110)}}} = \frac{10.3}{8.8} = 1.2 \text{ mA}$$

(eq. 18)

As such, the bottom resistor $R_{\text{OPPL}}$, can easily be calculated:

$$R_{\text{OPPL}} = \frac{V_{\text{latch}}}{I_{\text{NTC}}} = 2.5 \text{ kΩ}$$

(eq. 19)

Now the pull down OPP resistor is known, we can calculate the upper resistor value $R_{\text{OPPU}}$ to adjust the power limit at the chosen output power level. Suppose we need a 200 mV decrease from the $V_{\text{limit}}$ setpoint and the on-time swing on the auxiliary anode is $-67.5$ V, then we need to drop over $R_{\text{OPPU}}$ a voltage of:

$$V_{R_{\text{OPPU}}} = V_{\text{aux}} - V_{\text{OPP}} = -67.5 + 0.2 = -67.3 \text{ V} \quad \text{(eq. 20)}$$

The current circulating the pull down resistor $R_{\text{OPPL}}$ in this condition will be:

$$I_{R_{\text{OPPL}}} = \frac{V_{\text{OPP}}}{R_{\text{OPPL}}} = \frac{-0.2}{2.5} = -80 \text{ μA} \quad \text{(eq. 21)}$$

The $R_{\text{OPPU}}$ value is therefore easily derived:

$$R_{\text{OPPU}} = \frac{V_{R_{\text{OPPU}}}}{I_{R_{\text{OPPU}}}} = \frac{-67.3}{-80 \text{ μA}} = 841 \text{ kΩ} \quad \text{(eq. 22)}$$

Combining OVP and OTP

The OTP and Zener–based OVP can be combined together as illustrated by Figure 62. In nominal $V_{\text{CC}}$/output conditions, when the Zener is not activated, the NTC can drive the OPP pin and trigger the adapter in case of a fault. On the contrary, in nominal temperature conditions, if the loop is broken, the voltage runaway will be detected and acknowledged by the controller.

In case the OPP pin is not used for either OPP or OVP, it can simply be grounded.
Filtering the Spikes

The auxiliary winding is the seat of spikes that can couple to the OPP pin via the parasitic capacitances exhibited by the Zener diode and the series diode. To prevent an adverse triggering of the Over Voltage Protection circuitry, we recommend the installation of a small $RC$ filter before the detection network as illustrated by Figure 63. The values of resistance and capacitance must be selected to provide the adequate filtering function without degrading the stand-by power by an excessive current circulation.

Figure 63. A small $RC$ filter prevents the fast rising spikes from reaching the protection pin OPP/latch in presence of energetic perturbations superimposed on the input line.
## PACKAGE DIMENSIONS

### TSOP-6

**CASE 318G−02**

**ISSUE V**

**NOTES:**

2. CONTROLLING DIMENSION: MILLIMETERS.
3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
4. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H.
5. PIN ONE INDICATOR MUST BE LOCATED IN THE INDICATED ZONE.

**DIMENSIONS: MILLIMETERS**

<table>
<thead>
<tr>
<th>DIM</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.90</td>
<td>1.00</td>
<td>1.10</td>
</tr>
<tr>
<td>A1</td>
<td>0.01</td>
<td>0.06</td>
<td>0.10</td>
</tr>
<tr>
<td>b</td>
<td>0.20</td>
<td>0.22</td>
<td>0.25</td>
</tr>
<tr>
<td>c</td>
<td>0.10</td>
<td>0.18</td>
<td>0.26</td>
</tr>
<tr>
<td>D</td>
<td>2.80</td>
<td>3.00</td>
<td>3.10</td>
</tr>
<tr>
<td>E</td>
<td>2.50</td>
<td>2.75</td>
<td>3.00</td>
</tr>
<tr>
<td>E1</td>
<td>1.30</td>
<td>1.50</td>
<td>1.70</td>
</tr>
<tr>
<td>e</td>
<td>0.85</td>
<td>0.95</td>
<td>1.05</td>
</tr>
<tr>
<td>L</td>
<td>0.20</td>
<td>0.40</td>
<td>0.60</td>
</tr>
<tr>
<td>L2</td>
<td>0.25</td>
<td>0.25</td>
<td>0.25</td>
</tr>
<tr>
<td>M</td>
<td>0°</td>
<td>1°</td>
<td>1°</td>
</tr>
</tbody>
</table>

**RECOMMENDED SOLDERING FOOTPRINT***

*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.*