MARKING

# **Quad 2-Input NAND Gate** High-Performance Silicon-Gate CMOS

# MC74HC00A

The MC74HC00A is identical in pinout to the LS00. The device inputs are compatible with Standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

# Features

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance With the JEDEC Standard No. 7 A Requirements
- Chip Complexity: 32 FETs or 8 Equivalent Gates
- -Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant





# FUNCTION TABLE

| Inp | uts | Output |
|-----|-----|--------|
| Α   | в   | Y      |
| L   | L   | н      |
| L   | Н   | н      |
| н   | L   | н      |
| н   | Н   | L      |

# **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

# MC74HC00A

### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                       |                                          | Value                         | Unit |
|------------------|---------------------------------------------------------------------------------|------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                                                               |                                          | –0.5 to +6.5                  | V    |
| VI               | DC Input Voltage                                                                |                                          | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| Vo               | DC Output Voltage                                                               |                                          | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| I <sub>IN</sub>  | DC Input Current, per Pin                                                       |                                          | ±20                           | mA   |
| I <sub>OUT</sub> | DC Output Current, Per Pin                                                      |                                          | ±25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                 |                                          | ±50                           | mA   |
| I <sub>IK</sub>  | Input Clamp Current (V <sub>IN</sub> < 0 or V <sub>IN</sub> > V <sub>CC</sub> ) |                                          | ±20                           | mA   |
| I <sub>OK</sub>  | Output Clamp Current ( $V_{OUT} < 0$ or $V_{OUT} > V_{CC}$ )                    |                                          | ±20                           | mA   |
| T <sub>STG</sub> | Storage Temperature Range                                                       |                                          | –65 to +150                   | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 secs                                    |                                          | 260                           | °C   |
| TJ               | Junction Temperature Under Bias                                                 |                                          | +150                          | °C   |
| $\theta_{JA}$    | Thermal Resistance (Note 1)                                                     | SOIC-14<br>QFN14<br>TSSOP-14             | 116<br>130<br>150             | °C/W |
| P <sub>D</sub>   | Power Dissipation in Still Air at 25°C                                          | SOIC-14<br>QFN14<br>TSSOP-20             | 1077<br>962<br>833            | mW   |
| MSL              | Moisture Sensitivity                                                            |                                          | Level 1                       | -    |
| F <sub>R</sub>   | Flammability Rating                                                             | Oxygen Index: 28 to 34                   | UL 94 V-0 @ 0.125 in          | -    |
| V <sub>ESD</sub> | ESD Withstand Voltage (Note 2)                                                  | Human Body Model<br>Charged Device Model | > 2000<br>> 1000              | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7.
 HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A

(Machine Model) be discontinued.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                                | Parameter                                                                           | Min | Max                | Unit |
|---------------------------------------|-------------------------------------------------------------------------------------|-----|--------------------|------|
| V <sub>CC</sub>                       | DC Supply Voltage (Referenced to GND)                                               | 2.0 | 6.0                | V    |
| V <sub>IN</sub> ,<br>V <sub>OUT</sub> | DC Input, Output Voltage (Referenced to GND) (Note 3)                               | 0   | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                        | Operating Free-Air Temperature                                                      | -55 | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub>       | Input Rise or Fall Rate $$V_{CC}=2.0$\\ V_{CC}=4.5$\\ V_{CC}=6.0$\\ \label{eq:VCC}$ | V 0 | 1000<br>500<br>400 | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.
Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

# **DC CHARACTERISTICS**

|                 |                                                   |                                                                                                                                  |                                  | V <sub>CC</sub>          | Guara                        | nteed Lin                    | nit                          |      |
|-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                                         | Condition                                                                                                                        |                                  | v                        | –55 to 25°C                  | ≤ <b>85°C</b>                | ≤125°C                       | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Volt-<br>age             | $\label{eq:Vout} \begin{split} V_{out} &= 0.1 V \text{ or } V_{CC} - 0.1 V \\  I_{out}  &\leq 20 \mu A \end{split}$              |                                  | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Volt-<br>age              | $\label{eq:Vout} \begin{split} V_{out} &= 0.1 V \text{ or } V_{CC} - 0.1 V \\ \left  I_{out} \right  &\leq 20 \mu A \end{split}$ | ,                                | 2.0<br>3.0<br>4.5<br>6.0 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | 0.50<br>0.90<br>1.35<br>1.80 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              |                                                                                                                                  |                                  | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | 1.9<br>4.4<br>5.9            | V    |
|                 |                                                   | lout                                                                                                                             | ≤ 2.4 mA<br>≤ 4.0 mA<br>≤ 5.2 mA | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48         | 2.34<br>3.84<br>5.34         | 2.20<br>3.70<br>5.20         |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $\begin{array}{l} V_{in} = V_{IH} \text{ or } V_{IL} \\ \left  I_{out} \right  \leq 20 \mu A \end{array}$                        |                                  | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | 0.1<br>0.1<br>0.1            | V    |
|                 |                                                   | I <sub>out</sub>                                                                                                                 | ≤ 2.4 mA<br>≤ 4.0 mA<br>≤ 5.2 mA | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26         | 0.33<br>0.33<br>0.33         | 0.40<br>0.40<br>0.40         |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                                                                                         |                                  | 6.0                      | ±0.1                         | ±1.0                         | ±1.0                         | μA   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND<br>$I_{out} = 0\mu A$                                                                                   |                                  | 6.0                      | 1.0                          | 10                           | 40                           | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## AC CHARACTERISTICS

|                                        | V <sub>CC</sub> Guaranteed Limit                                |                          | t                    |                      |                       |      |
|----------------------------------------|-----------------------------------------------------------------|--------------------------|----------------------|----------------------|-----------------------|------|
| Symbol                                 | Parameter                                                       | V                        | –55 to 25°C          | ≤ <b>85°C</b>        | ≤125°C                | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, (A or B) to Y<br>(Figures 3 and 4)   | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>30<br>15<br>13 | 95<br>40<br>19<br>16 | 110<br>55<br>22<br>19 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 3 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>16 | 110<br>36<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                       |                          | 10                   | 10                   | 10                    | pF   |

|                 |                                             | Typical @ 25°C, V <sub>CC</sub> = 5.0 V, V <sub>EE</sub> = 0 V |    |
|-----------------|---------------------------------------------|----------------------------------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Buffer)* | 22                                                             | pF |

\*Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# MC74HC00A



| Test                                | Switch Position | CL    | RL   |
|-------------------------------------|-----------------|-------|------|
| t <sub>PLH</sub> / t <sub>PHL</sub> | Open            | 50 pF | 1 kΩ |
| t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> |       |      |
| t <sub>PHZ</sub> / t <sub>PZH</sub> | GND             |       |      |

 $^{\ast}\text{C}_{\text{L}}$  Includes probe and jig capacitance



# Figure 3. Test Circuit

| Device    | V <sub>IN</sub> , V | V <sub>m</sub> , V    |
|-----------|---------------------|-----------------------|
| MC74HC00A | V <sub>CC</sub>     | 50% x V <sub>CC</sub> |

Figure 4. Switching Waveforms



Figure 5. Expanded Logic Diagram (1/4 of the Device)

# MC74HC00A

## **ORDERING INFORMATION**

| Device            | Package  | Marking   | Shipping <sup>†</sup> |
|-------------------|----------|-----------|-----------------------|
| MC74HC00ADG       | SOIC-14  | HC00A     | 55 Units / Rail       |
| MC74HC00ADR2G     | SOIC-14  | HC00A     | 2500 / Tape & Reel    |
| MC74HC00ADTR2G    | TSSOP-14 | HC<br>00A | 2500 / Tape & Reel    |
| MC74HC00ADR2G-Q*  | SOIC-14  | HC00A     | 2500 / Tape & Reel    |
| MC74HC00ADTR2G-Q* | TSSOP-14 | HC<br>00A | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
 \*-Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

# onsemi



\*For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **STYLES ON PAGE 2**

 
 DOCUMENT NUMBER:
 98ASB42565B
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 SOIC-14 NB
 PAGE 1 OF 2

 onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi axis me any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### SOIC-14 CASE 751A-03 ISSUE L

### DATE 03 FEB 2016

| STYLE 1:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. ANODE/CATHODE<br>8. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. NO CONNECTION<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                                                                   | STYLE 3:<br>PIN 1. NO CONNECTION<br>2. ANODE<br>3. ANODE<br>4. NO CONNECTION<br>5. ANODE<br>6. NO CONNECTION<br>7. ANODE<br>8. ANODE<br>9. ANODE<br>10. NO CONNECTION<br>11. ANODE<br>12. ANODE<br>13. NO CONNECTION<br>14. COMMON CATHODE                                              | STYLE 4:<br>PIN 1. NO CONNECTION<br>2. CATHODE<br>3. CATHODE<br>4. NO CONNECTION<br>5. CATHODE<br>6. NO CONNECTION<br>7. CATHODE<br>8. CATHODE<br>10. NO CONNECTION<br>11. CATHODE<br>12. CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. NO CONNECTION<br>7. COMMON ANODE<br>8. COMMON CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. ANODE/CATHODE<br>12. ANODE/CATHODE<br>13. NO CONNECTION<br>14. COMMON ANODE | STYLE 6:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE<br>4. CATHODE<br>5. CATHODE<br>6. CATHODE<br>7. CATHODE<br>8. ANODE<br>9. ANODE<br>10. ANODE<br>11. ANODE<br>12. ANODE<br>13. ANODE<br>14. ANODE | STYLE 7:<br>PIN 1. ANODE/CATHODE<br>2. COMMON ANODE<br>3. COMMON CATHODE<br>4. ANODE/CATHODE<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. ANODE/CATHODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. COMMON CATHODE<br>12. COMMON CATHODE<br>13. ANODE/CATHODE<br>14. ANODE/CATHODE | STYLE 8:<br>PIN 1. COMMON CATHODE<br>2. ANODE/CATHODE<br>3. ANODE/CATHODE<br>4. NO CONNECTION<br>5. ANODE/CATHODE<br>6. ANODE/CATHODE<br>7. COMMON ANODE<br>9. ANODE/CATHODE<br>10. ANODE/CATHODE<br>11. NO CONNECTION<br>12. ANODE/CATHODE<br>13. ANODE/CATHODE<br>14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                  | PAGE 2 OF 2 |  |
|                  |             |                                                                                                                                                                                  |             |  |

onsemi and ONSEMI: are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# semi



\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

- FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT
- INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:               | 98ASH70246A Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|--|
| DESCRIPTION:                   | TSSOP-14 WB                                                                                                                                                                            |  | PAGE 1 OF 1 |  |  |  |
| onsemi and ONSEMI. are tradema | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves               |  |             |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>