# **Dual 4-Bit Static Shift Register**

The MC14015B dual 4-bit static shift register is constructed with MOS P-Channel and N-Channel enhancement mode devices in a single monolithic structure. It consists of two identical, independent 4-state serial-input/parallel-output registers. Each register has independent Clock and Reset inputs with a single serial Data input. The register states are type D master-slave flip-flops. Data is shifted from one stage to the next during the positive-going clock transition. Each register can be cleared when a high level is applied on the Reset line. These complementary MOS shift registers find primary use in buffer storage and serial-to-parallel conversion where low power dissipation and/or noise immunity is desired.

## **Features**

- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Logic Edge-Clocked Flip-Flop Design
- Logic State is Retained Indefinitely with Clock Level either High or Low; Information is Transferred to the Output only on the Positive-going Edge of the Clock Pulse
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This Device is Pb–Free and is RoHS Compliant



## ON Semiconductor®

http://onsemi.com



SOIC-16 D SUFFIX CASE 751B

#### **MARKING DIAGRAM**



A = Assembly Location

WL, L = Wafer Lot
 YY, Y = Year
 WW, W = Work Week
 G = Pb-Free Indicator

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                         | Value                         | Unit |
|------------------------------------|---------------------------------------------------|-------------------------------|------|
| $V_{DD}$                           | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                         | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                         | -65 to +150                   | °C   |
| T <sub>L</sub>                     | Lead Temperature (8–Second Soldering)             | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

<sup>1.</sup> Temperature Derating: "D/DW" Package: -7.0 mW/°C From 65°C To 125°C

## **PIN ASSIGNMENT**



## **BLOCK DIAGRAM**



**TRUTH TABLE** 

| С | D | R | Q0        | Q <sub>n</sub> |
|---|---|---|-----------|----------------|
|   | 0 | 0 | 0         | $Q_{n-1}$      |
|   | 1 | 0 | 1         | $Q_{n-1}$      |
| ~ | Х | 0 | No Change | No Change      |
| Х | Х | 1 | 0         | 0              |

X = Don't Care

 $Q_n = Q0$ , Q1, Q2, or Q3, as applicable.

 $Q_{n-1}$  = Output of prior stage.

## **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup>    |
|----------------|----------------------|--------------------------|
| MC14015BDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail          |
| MC14015BDR2G   | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |
| NLV14015BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                             |           |                 |                        | -55                           | 5°C                  |                               | 25°C                                         |                      | 125                           | 5°C                  |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|----------------------------------------------|----------------------|-------------------------------|----------------------|------|
| Characteristic                                                                                                                                              |           | Symbol          | V <sub>DD</sub><br>Vdc | Min                           | Max                  | Min                           | Typ<br>(Note 2)                              | Max                  | Min                           | Max                  | Unit |
| Output Voltage V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                                       | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 |                               | 0<br>0<br>0                                  | 0.05<br>0.05<br>0.05 |                               | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                                    | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95         |                      | 4.95<br>9.95<br>14.95         | 5.0<br>10<br>15                              |                      | 4.95<br>9.95<br>14.95         |                      | Vdc  |
| Input Voltage<br>( $V_O = 4.5 \text{ or } .05 \text{ Vdc}$ )<br>( $V_O = 9.0 \text{ or } 1.0 \text{ Vdc}$ )<br>( $V_O = 13.5 \text{ or } 1.5 \text{ Vdc}$ ) | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 2.25<br>4.50<br>6.75                         | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$                        | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11              | -<br>-<br>-          | 3.5<br>7.0<br>11              | 2.75<br>5.50<br>8.25                         | -<br>-<br>-          | 3.5<br>7.0<br>11              | -<br>-<br>-          | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $           | Source    | ГОН             | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 |                      | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8               | 1 1 1 1              | -1.7<br>-0.36<br>-0.9<br>-2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                                | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2            | -<br>-<br>-          | 0.51<br>1.3<br>3.4            | 0.88<br>2.25<br>8.8                          | -<br>-<br>-          | 0.36<br>0.9<br>2.4            | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                               |           | I <sub>in</sub> | 15                     | -                             | ±0.1                 | -                             | ±0.00001                                     | ±0.1                 | _                             | ±1.0                 | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                                     |           | C <sub>in</sub> | -                      | -                             | -                    | -                             | 5.0                                          | 7.5                  | -                             | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                          |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 5.0<br>10<br>20      | -<br>-<br>-                   | 0.005<br>0.010<br>0.015                      | 5.0<br>10<br>20      | -<br>-<br>-                   | 150<br>300<br>600    | μAdc |
| Total Supply Current (Note<br>(Dynamic plus Quiesce<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all outp<br>buffers switching)                            | nt,       | lτ              | 5.0<br>10<br>15        |                               |                      | $I_T = (2$                    | 1.2 μΑ/kHz)f<br>2.4 μΑ/kHz)f<br>3.6 μΑ/kHz)f | + I <sub>DD</sub>    |                               |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

3. The formulas given are for the typical characteristics only at 25°C.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.002.

<sup>4.</sup> To calculate total supply current at loads other than 50 pF:

## SWITCHING CHARACTERISTICS (Note 5) (C $_L$ = 50 pF, $T_A$ = $25^{\circ}C)$

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Symbol                                 | V <sub>DD</sub>              | Min               | Typ<br>(Note 6)                       | Max                                    | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|-------------------|---------------------------------------|----------------------------------------|------|
| Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_{L} + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_{L} + 9.5 \text{ ns}$                                                                                                                                                                                                                                                                 | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15              | -<br>-<br>-       | 100<br>50<br>40                       | 200<br>100<br>80                       | ns   |
| Propagation Delay Time Clock, Data to Q $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 225 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 92 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 65 \text{ ns} \\ \text{Reset to Q} \\ t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 375 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 147 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 95 \text{ ns} \\ \end{cases}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15<br>5.0<br>10 | -<br>-<br>-<br>-  | 310<br>125<br>90<br>460<br>180<br>120 | 750<br>250<br>170<br>750<br>250<br>170 | ns   |
| Clock Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | t <sub>WH</sub>                        | 5.0<br>10<br>15              | 400<br>175<br>135 | 185<br>85<br>55                       | -<br>-<br>-                            | ns   |
| Clock Pulse Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | f <sub>cl</sub>                        | 5.0<br>10<br>15              | -<br>-<br>-       | 2.0<br>6.0<br>7.5                     | 1.5<br>3.0<br>3.75                     | MHz  |
| Clock Pulse Rise and Fall Times                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | t <sub>TLH</sub> , t <sub>THL</sub>    | 5.0<br>10<br>15              | -<br>-<br>-       | -<br>-<br>-                           | 15<br>5<br>4                           | μS   |
| Reset Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | t <sub>WH</sub>                        | 5.0<br>10<br>15              | 400<br>160<br>120 | 200<br>80<br>60                       | -<br>-<br>-                            | ns   |
| Setup Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t <sub>su</sub>                        | 5.0<br>10<br>15              | 350<br>100<br>75  | 100<br>50<br>40                       | -<br>-<br>-                            | ns   |

<sup>5.</sup> The formulas given are for typical characteristics only at 25°C.
6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Power Dissipation Test Circuit and Waveform



Figure 2. Switching Test Circuit and Waveforms



Figure 3. Setup and Hold Time Test Circuit and Waveforms

## **CIRCUIT SCHEMATICS**



## **LOGIC DIAGRAMS**

## **SINGLE BIT**



## **COMPLETE DEVICE**







## SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

**DATE 29 MAY 2024** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES.
- 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE.
- 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION.







| MILLIMETERS |          |          |          |  |  |  |  |  |
|-------------|----------|----------|----------|--|--|--|--|--|
| DIM         | MIN      | MAX      |          |  |  |  |  |  |
| А           | 1.35     | 1.55     | 1.75     |  |  |  |  |  |
| A1          | 0.00     | 0.05     | 0.10     |  |  |  |  |  |
| A2          | 1.35     | 1.50     | 1.65     |  |  |  |  |  |
| b           | 0.35     | 0.42     | 0.49     |  |  |  |  |  |
| С           | 0.19     | 0.22     | 0.25     |  |  |  |  |  |
| D           |          | 9.90 BSC |          |  |  |  |  |  |
| Е           | 6.00 BSC |          |          |  |  |  |  |  |
| E1          | 3.90 BSC |          |          |  |  |  |  |  |
| е           | 1.27 BSC |          |          |  |  |  |  |  |
| h           | 0.25     |          | 0.50     |  |  |  |  |  |
| L           | 0.40     | 0.83     | 1.25     |  |  |  |  |  |
| L1          | 1.05 REF |          |          |  |  |  |  |  |
| Θ           | 0 7.     |          |          |  |  |  |  |  |
| TOLERAN     | CE OF FO | ORM AND  | POSITION |  |  |  |  |  |
| aaa         | 0.10     |          |          |  |  |  |  |  |
| bbb         | 0.20     |          |          |  |  |  |  |  |
| ccc         | 0.10     |          |          |  |  |  |  |  |
| ddd         |          | 0.25     |          |  |  |  |  |  |
| eee         | 0.10     |          |          |  |  |  |  |  |



## RECOMMENDED MOUNTING FOOTPRINT

\*FOR ADDITIONAL INFORMATION ON OUR
PB-FREE STRATEGY AND SOLDERING DETAILS,
PLEASE DOWNLOAD THE onsemi SOLDERING
AND MOUNTING TECHNIQUES REFERENCE
MANUAL, SOLDERRM/D

| DOCUMENT NUMBER: | 98ASB42566B              | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" |             |  |
|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-16 9.90X3.90X1.50 1 | .27P                                                                                                                                          | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

## SOIC-16 9.90x3.90x1.50 1.27P

CASE 751B ISSUE L

**DATE 29 MAY 2024** 

## GENERIC MARKING DIAGRAM\*



XXXXX = Specific Device Code A = Assembly Location

WL = Wafer Lot
 Y = Year
 WW = Work Week
 G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:                 |                                                              | STYLE 2:                        |                                           | STYLE 3:                        | S                                                                                                 | TYLE 4: |                   |
|--------------------------|--------------------------------------------------------------|---------------------------------|-------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------|---------|-------------------|
|                          | COLLECTOR                                                    | PIN 1.                          | CATHODE                                   | PIN 1.                          | COLLECTOR, DYE #1                                                                                 | PIN 1.  | COLLECTOR, DYE #1 |
|                          | BASE                                                         | 2.                              | ANODE                                     | 2.                              | BASE. #1                                                                                          | 2.      |                   |
| 3.                       | EMITTER                                                      | 3.                              | NO CONNECTION                             | 3.                              | EMITTER. #1                                                                                       | 3.      |                   |
| 4.                       | NO CONNECTION                                                | 4.                              | CATHODE                                   | 4.                              | COLLECTOR, #1                                                                                     | 4.      | COLLECTOR, #2     |
| 5.                       | EMITTER                                                      | 5.                              | CATHODE                                   | 5.                              | COLLECTOR, #2                                                                                     | 5.      | COLLECTOR, #3     |
| 6.                       | BASE                                                         | 6.                              | NO CONNECTION                             | 6.                              | BASE, #2                                                                                          | 6.      | COLLECTOR, #3     |
| 7.                       | COLLECTOR                                                    | 7.                              | ANODE                                     | 7.                              | EMITTER, #2                                                                                       | 7.      | COLLECTOR, #4     |
| 8.                       | COLLECTOR                                                    | 8.                              | CATHODE                                   | 8.                              | COLLECTOR, #2                                                                                     | 8.      | COLLECTOR, #4     |
| 9.                       | BASE                                                         | 9.                              | CATHODE                                   | 9.                              | COLLECTOR, #3                                                                                     | 9.      | BASE, #4          |
| 10.                      | EMITTER                                                      | 10.                             | ANODE                                     | 10.                             | BASE, #3                                                                                          | 10.     | EMITTER, #4       |
| 11.                      | NO CONNECTION                                                | 11.                             | NO CONNECTION                             | 11.                             | EMITTER, #3                                                                                       | 11.     |                   |
|                          | EMITTER                                                      | 12.                             | CATHODE                                   | 12.                             | COLLECTOR, #3                                                                                     | 12.     |                   |
| 13.                      | BASE                                                         | 13.                             |                                           | 13.                             | COLLECTOR, #4                                                                                     | 13.     | BASE, #2          |
| 14.                      | COLLECTOR                                                    | 14.                             | NO CONNECTION                             | 14.                             | BASE, #4                                                                                          | 14.     |                   |
| 15.                      | EMITTER                                                      | 15.                             | ANODE                                     | 15.                             | EMITTER, #4                                                                                       | 15.     |                   |
| 16.                      | COLLECTOR                                                    | 16.                             | CATHODE                                   | 16.                             | COLLECTOR, #4                                                                                     | 16.     | EMITTER, #1       |
|                          |                                                              |                                 |                                           |                                 |                                                                                                   |         |                   |
| STYLE 5:                 |                                                              | STYLE 6:                        |                                           | STYLE 7:                        |                                                                                                   |         |                   |
| PIN 1.                   | DRAIN, DYE #1                                                | PIN 1.                          | CATHODE                                   | PIN 1.                          | SOURCE N-CH                                                                                       |         |                   |
| 2.                       | DRAIN, #1                                                    | 2.                              | CATHODE                                   | 2.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 3.                       | DRAIN, #2                                                    | 3.                              | CATHODE                                   | 3.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 4.                       | DRAIN, #2                                                    | 4.                              | CATHODE                                   | 4.                              | GATE P-CH                                                                                         |         |                   |
| 5.                       | DRAIN, #3                                                    | 5.                              |                                           | 5.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 6.                       | DRAIN, #3                                                    | 6.                              |                                           | 6.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 7.                       | DRAIN, #4                                                    |                                 | CATHODE                                   | 7.                              | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 8.                       | DRAIN, #4                                                    |                                 | CATHODE                                   | 8.                              | SOURCE P-CH                                                                                       |         |                   |
| 9.                       | GATE, #4                                                     |                                 | ANODE                                     | 9.                              | SOURCE P-CH                                                                                       |         |                   |
| 10.                      | SOURCE, #4                                                   | 10                              | ANODE                                     | 10.                             | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
|                          |                                                              |                                 |                                           |                                 |                                                                                                   |         |                   |
| 11.                      | GATE, #3                                                     | 11.                             | ANODE                                     | 11.                             | COMMON DRAIN (OUTPUT)                                                                             |         |                   |
| 12.                      | GATE, #3<br>SOURCE, #3                                       | 11.<br>12.                      | ANODE<br>ANODE                            | 11.<br>12.                      | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)                                                    |         |                   |
| 12.<br>13.               | GATE, #3<br>SOURCE, #3<br>GATE, #2                           | 11.<br>12.<br>13.               | ANODE<br>ANODE<br>ANODE                   | 11.<br>12.<br>13.               | COMMON DRAIN (OUTPUT)<br>COMMON DRAIN (OUTPUT)<br>GATE N-CH                                       |         |                   |
| 12.<br>13.<br>14.        | GATE, #3<br>SOURCE, #3<br>GATE, #2<br>SOURCE, #2             | 11.<br>12.<br>13.<br>14.        | ANODE<br>ANODE<br>ANODE<br>ANODE          | 11.<br>12.<br>13.<br>14.        | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT)                       |         |                   |
| 12.<br>13.<br>14.<br>15. | GATE, #3<br>SOURCE, #3<br>GATE, #2<br>SOURCE, #2<br>GATE, #1 | 11.<br>12.<br>13.<br>14.<br>15. | ANODE<br>ANODE<br>ANODE<br>ANODE<br>ANODE | 11.<br>12.<br>13.<br>14.<br>15. | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) |         |                   |
| 12.<br>13.<br>14.        | GATE, #3<br>SOURCE, #3<br>GATE, #2<br>SOURCE, #2             | 11.<br>12.<br>13.<br>14.        | ANODE<br>ANODE<br>ANODE<br>ANODE          | 11.<br>12.<br>13.<br>14.        | COMMON DRAIN (OUTPUT) COMMON DRAIN (OUTPUT) GATE N-CH COMMON DRAIN (OUTPUT)                       |         |                   |

| DOCUMENT NUMBER: | 98ASB42566B              | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |  |  |
|------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| DESCRIPTION:     | SOIC-16 9.90X3.90X1.50 1 | SOIC-16 9.90X3.90X1.50 1.27P                                                                                                               |  |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales