

# **MOSFET** - N-Channel, Shielded Gate, POWERTRENCH®

100 V, 24 m $\Omega$  , 22 A

# **FDMC86102LZ**

# **Description**

This N-Channel logic Level MOSFETs are produced using onsemi's advanced POWERTRENCH process that incorporates Shielded Gate technology. This process has been optimized for the on-state resistance and yet maintain superior switching performance. G-S zener has been added to enhance ESD voltage level.

#### **Features**

- Shielded Gate MOSFET Technology
- Max  $R_{DS(on)} = 24 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 6.5 \text{ A}$
- Max  $R_{DS(on)} = 35 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 5.5 \text{ A}$
- HBM ESD Protection Level > 6 kV Typical (Note 4)
- 100% UIL Tested
- RoHS Compliant

# **Applications**

• DC-DC Switching

# MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise specified)

| Symbol                            | Parameter                                           | Ratings     | Unit |
|-----------------------------------|-----------------------------------------------------|-------------|------|
| V <sub>DS</sub>                   | Drain-to-Source Voltage                             | 100         | V    |
| V <sub>GS</sub>                   | Gate-to-Source Voltage                              | ±20         | V    |
| I <sub>D</sub>                    | Drain Current - Continuous T <sub>C</sub> = 25°C    | 22          | Α    |
|                                   | – Continuous $T_A = 25^{\circ}C$ (Note 1a)          | 7           |      |
|                                   | - Pulsed                                            | 30          |      |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 3)              | 84          | mJ   |
| P <sub>D</sub>                    | Power Dissipation $T_C = 25^{\circ}C$               | 41          | W    |
|                                   | Power Dissipation $T_A = 25^{\circ}C$ (Note 1a)     | 2.3         |      |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range | -55 to +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1



WDFN8 MPL CASE 511DH



## MARKING DIAGRAM

FDMC 86102Z AKKXY

FDMC86102Z = Specific Device Code
A = Assembly Plant Code
KK = Lot Run Traceability Code
XY = Numeric Date Code

# ORDERING INFORMATION

| Device      | Package            | Shipping <sup>†</sup> |
|-------------|--------------------|-----------------------|
| FDMC86102LZ | WDFN8<br>(Pb-Free, | 3000 /<br>Tape & Reel |
|             | Halide Free)       | ·                     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Ratings | Unit |
|-----------------|---------------------------------------------------|---------|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case              | 3       | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a) | 53      |      |

| <b>ELECTRICAL CHARACTERISTICS</b> (T <sub>J</sub> = 25°C unless otherwise noted) |                                                             |                                                                                      |     |      |      |       |
|----------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------|-----|------|------|-------|
| Symbol                                                                           | Parameter                                                   | Test Conditions                                                                      | Min | Тур  | Max  | Unit  |
| OFF CHARA                                                                        | ACTERISTICS                                                 |                                                                                      |     |      |      |       |
| $BV_{DSS}$                                                                       | Drain-to-Source Breakdown Voltage                           | $I_D = 250 \mu\text{A},  V_{GS} = 0  \text{V}$                                       | 100 | _    | _    | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$                                           | Breakdown Voltage<br>Temperature Coefficient                | $I_D$ = 250 $\mu$ A, referenced to 25°C                                              | -   | 71   | -    | mV/°C |
| I <sub>DSS</sub>                                                                 | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V                                        | -   | -    | 1    | μΑ    |
| I <sub>GSS</sub>                                                                 | Gate-to-Source Leakage Current                              | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V                                       | -   | -    | ±10  | μΑ    |
| ON CHARAC                                                                        | CTERISTICS                                                  |                                                                                      | -   |      |      |       |
| V <sub>GS(th)</sub>                                                              | Gate-to-Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                                   | 1.0 | 1.6  | 2.2  | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$                                           | Gate-to-Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C                                              | -   | -6   | -    | mV/°C |
| R <sub>DS(on)</sub>                                                              | Static Drain-to-Source<br>On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6.5 A                                       | -   | 19   | 24   | mΩ    |
|                                                                                  |                                                             | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 5.5 A                                      | -   | 25   | 35   | 1     |
|                                                                                  |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 6.5 A, T <sub>J</sub> = 125°C               | -   | 31   | 40   | 1     |
| 9FS                                                                              | Forward Transconductance                                    | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 6.5 A                                        | -   | 24   | _    | S     |
| DYNAMIC C                                                                        | HARACTERISTICS                                              |                                                                                      |     |      | •    | •     |
| C <sub>iss</sub>                                                                 | Input Capacitance                                           | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1 MHz                             | -   | 969  | 1290 | pF    |
| C <sub>oss</sub>                                                                 | Output Capacitance                                          |                                                                                      | -   | 181  | 240  | pF    |
| C <sub>rss</sub>                                                                 | Reverse Transfer Capacitance                                |                                                                                      | -   | 9    | 15   | pF    |
| R <sub>g</sub>                                                                   | Gate Resistance                                             |                                                                                      | -   | 0.4  | _    | Ω     |
| SWITCHING                                                                        | CHARACTERISTICS                                             |                                                                                      |     |      |      |       |
| t <sub>d(on)</sub>                                                               | Turn-On Delay Time                                          | $V_{DD} = 50 \text{ V}, I_D = 6.5 \text{ A}, V_{GS} = 10 \text{ V},$                 | _   | 7.1  | 15   | ns    |
| t <sub>r</sub>                                                                   | Rise Time                                                   | $R_{GEN} = 6 \Omega$                                                                 | -   | 2.3  | 10   | 1     |
| t <sub>d(off)</sub>                                                              | Turn-Off Delay Time                                         |                                                                                      | -   | 19   | 35   | 1     |
| t <sub>f</sub>                                                                   | Fall Time                                                   |                                                                                      | -   | 2.5  | 10   | 1     |
| Q <sub>g(tot)</sub>                                                              | Total Gate Charge                                           | $V_{GS} = 0 \text{ V to } 10 \text{ V}, V_{DD} = 50 \text{ V}, I_D = 6.5 \text{ A}$  | -   | 15.3 | 22   | nC    |
| Q <sub>g(tot)</sub>                                                              | Total Gate Charge                                           | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}, V_{DD} = 50 \text{ V}, I_D = 6.5 \text{ A}$ | -   | 7.6  | 11   | 1     |
| Q <sub>gs</sub>                                                                  | Gate-to-Source Charge                                       | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 6.5 A                                       | -   | 2.4  | _    | 1     |
| Q <sub>gd</sub>                                                                  | Gate-to-Drain "Miller" Charge                               | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 6.5 A                                       | -   | 2.5  | _    | 1     |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                             | Parameter                                | Test Conditions                                        | Min | Тур  | Max | Unit |
|------------------------------------|------------------------------------------|--------------------------------------------------------|-----|------|-----|------|
| DRAIN-SOURCE DIODE CHARACTERISTICS |                                          |                                                        |     |      |     |      |
| - 30                               | Source-to-Drain Diode Forward<br>Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 6.5 A (Note 2) | -   | 0.80 | 1.3 | V    |
|                                    |                                          | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A (Note 2)   | _   | 0.72 | 1.2 | V    |
| t <sub>rr</sub>                    | Reverse Recovery Time                    | I <sub>F</sub> = 6.5 A, di/dt = 100 A/μs               | _   | 37   | 59  | ns   |
| Q <sub>rr</sub>                    | Reverse Recovery Charge                  |                                                        | 1   | 27   | 43  | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## NOTES:

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5  $\times$  1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



a) 53°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b) 125°C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width <  $300~\mu s$ , Duty cycle < 2.0%.

  3. Starting  $T_J = 25^{\circ}C$ ; N-ch: L = 1 mH,  $I_{AS} = 13$  A,  $V_{DD} = 90$  V,  $V_{GS} = 10$  V.

  4. The diode connected between gate and source serves only as protection against ESD. No gate overvoltage rating is implied.

# **TYPICAL CHARACTERISTICS**

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 1. On-Region Characteristics



Figure 2. Normalized On-Resistance vs.
Drain Current and Gate Voltage



Figure 3. Normalized On–Resistance vs. Junction Temperature



Figure 4. On-Resistance vs. Gate-to-Source Voltage



Figure 5. Transfer Characteristics



V<sub>SD</sub>, Body Diode Forward Voltage (V)

Figure 6. Source-to-Drain Diode Forward Voltage vs. Source Current

# TYPICAL CHARACTERISTICS (continued)

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs Drain-to-Source Voltage



Figure 9. Unclamped Inductive Switching Capability



Figure 10. Maximum Continuous Drain Current vs. Case Temperature



Figure 11. Gate Leakage Current vs. Gate-to-Source Voltage



Figure 12. Forward Bias Safe Operating Area

# TYPICAL CHARACTERISTICS (continued)

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 13. Single Pulse Maximum Power Dissipation



Figure 14. Junction-to-Ambient Transient Thermal Response

POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



# WDFN8 3.3x3.3, 0.65P CASE 511DH ISSUE O

**DATE 31 JUL 2016** 









RECOMMENDED LAND PATTERN

## NOTES:

- A. DOES NOT CONFORM TO JEDEC REGISTRATION MO-229
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 2009.
- D. LAND PATTERN RECOMMENDATION IS EXISTING INDUSTRY LAND PATTERN.

| DOCUMENT NUMBER: | 98AON13625G          | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | WDFN8 3.3X3.3, 0.65P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales