AP0100CS

AP0100CS High-Dynamic Range (HDR) Image Signal Processor (ISP)

General Description
The ON Semiconductor AP0100CS is a high-performance, ultra–low power in–line, digital image processor optimized for use with High Dynamic Range (HDR) sensors. The AP0100CS provides full auto–functions support (AWB and AE) and Adaptive Local Tone Mapping (ALTM) to enhance HDR images and advanced noise reduction which enables excellent low–light performance.

Table 1. KEY PERFORMANCE PARAMETERS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Primary camera interfaces</td>
<td>Parallel and HiSPI</td>
</tr>
<tr>
<td>Primary camera input</td>
<td>RAW12 Linear/RAW12, RAW14 (HiSPI format only) Companded</td>
</tr>
<tr>
<td>Output interface</td>
<td>Analog composite, up to 16–bit parallel digital output</td>
</tr>
<tr>
<td>Output format</td>
<td>YUV422 8–bit, 10–bit, and 10–, 12–bit tone–mapped Bayer</td>
</tr>
<tr>
<td>Maximum resolution</td>
<td>1280 × 960 (1.2 Mp)</td>
</tr>
<tr>
<td>NTSC Output</td>
<td>720H × 487V</td>
</tr>
<tr>
<td>PAL Output</td>
<td>720H × 576V</td>
</tr>
<tr>
<td>Input clock range</td>
<td>6–30 MHz</td>
</tr>
<tr>
<td>Supply voltage</td>
<td>VDDIO_S 1.8 or 2.8 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDDIO_H 2.5 or 3.3 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD_REG 1.8 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD 1.2 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD_PLL 1.2 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD_DAC 1.2 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD_OTPM 2.5 or 3.3 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD_A_DAC 3.3 V nominal</td>
</tr>
<tr>
<td></td>
<td>VDD_PHY 2.8 V nominal</td>
</tr>
<tr>
<td>Operating temp.</td>
<td>-30°C to + 70°C</td>
</tr>
<tr>
<td>Power consumption</td>
<td>185 mW</td>
</tr>
</tbody>
</table>

Features
- Up to 1.2 Mp (1280 x 960) ON Semiconductor sensor support
- 45 fps at 1.2 Mp, 60 fps at 720 p
- Optimized for operation with HDR sensors
- Color and gamma correction
- Auto exposure, auto white balance, 50/60 Hz auto flicker detection and avoidance
- Adaptive Local Tone Mapping (ALTM)

Applications
- SMPTE296 HDCCTV cameras
- Surveillance network IP cameras

See detailed ordering and shipping information on page 2 of this data sheet.
ORDERING INFORMATION

Table 2. AVAILABLE PART NUMBERS

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Product Description</th>
<th>Orderable Product Attribute Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AP0100CS2L00SUGA0−DR1</td>
<td>1Mp Co−Processor, 100−ball VFBGA</td>
<td>Drypack</td>
</tr>
<tr>
<td>AP0100CS2L00SPGAD3−GEVK</td>
<td>AP0100CS Demo Kit</td>
<td></td>
</tr>
<tr>
<td>AP0100CS2L00SPGAH−GEVB</td>
<td>AP0100CS Head Board</td>
<td></td>
</tr>
</tbody>
</table>

1. See the ON Semiconductor Device Nomenclature document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at www.onsemi.com.

FUNCTIONAL OVERVIEW

Figure 1 shows the typical configuration of the AP0100CS in a camera system. On the host side, a two−wire serial interface is used to control the operation of the AP0100CS, and image data is transferred using the analog or parallel interface between the AP0100CS and the host. The AP0100CS interface to the sensor also uses a parallel interface.

SYSTEM INTERFACES

Figure 2: “Typical Parallel Configuration,” on page 3 and Figure 3: “Typical HiSPI Configuration,” on page 4 show typical AP0100CS device connections.

All power supply rails must be decoupled from ground using capacitors as close as possible to the package.

The AP0100CS signals to the sensor and host interfaces can be at different supply voltage levels to optimize power consumption and maximize flexibility. Table 1 on page 1 provides the signal descriptions for the AP0100CS.
NOTES: 1. This typical configuration shows only one scenario out of multiple possible variations for this device.
2. ON Semiconductor recommends a 1.5 kΩ resistor value for the two-wire serial interface $R_{\text{PULL-UP}}$; however, greater values may be used for slower transmission speed.
3. RESET_BAR has an internal pull-up resistor and can be left floating if not used.
4. The decoupling capacitors for the regulator input and output should have a value of 1.0 μF. The capacitors should be ceramic and need to have X5R or X7R dielectric.
5. TRST_BAR connects to GND for normal operation.
6. ON Semiconductor recommends that 0.1 μF and 1 μF decoupling capacitors for each power supply are mounted as close as possible to the pin. Actual values and numbers may vary depending on layout and design consideration.

Figure 2. Typical Parallel Configuration
**HiSPI and Parallel Connection**

When using the HiSPI interface, the user should connect the parallel interface to VddIO_S. When using the parallel interface, the HiSPI interface and power supply (Vdd_PHY) can be left floating.

**Crystal Usage**

As an alternative to using an external oscillator, a crystal may be connected between EXTCLK and XTAL. Two small loading capacitors and a feedback resistor should be added, as shown in Figure 4.

NOTES: 7. The decoupling capacitors for the regulator input and output should have a value of 1.0 μF. The capacitors should be ceramic and need to have X5R or X7R dielectric.

8. ON Semiconductor recommends that 0.1 μF and 1 μF decoupling capacitors for each power supply are mounted as close as possible to the pin. Actual values and numbers may vary depending on layout and design consideration.

Figure 3. Typical HiSPI Configuration
NOTE: Rf represents the feedback resistor, an Rf value of 1 MΩ would be sufficient for AP0100CS. C1 and C2 are decided according to the crystal or resonator CL specification. In the steady state of oscillation, CL is defined as (C1 x C2)/(C1+C2). In fact, the I/O ports, the bond pad, package pin and PCB traces all contribute the parasitic capacitance to C1 and C2. Therefore, CL can be rewritten to be (C1* x C2*)/(C1*+C2*), where C1*=(C1+Cin, stray) and C2*=(C2+Cout, stray). The stray capacitance for the I/O ports, bond pad and package pin are known which means the formulas can be rewritten as C1*=(C1+1.5pF+Cin, PCB) and C2*=(C2+1.3pF+Cout, PCB).

Figure 4. Using a Crystal Instead of External Oscillator

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EXTCLK</td>
<td>Input</td>
<td>Master input clock. This can either be a square-wave generated from an oscillator (in which case the XTAL input must be left unconnected) or direct connection to a crystal.</td>
</tr>
<tr>
<td>XTAL</td>
<td>Output</td>
<td>If EXTCLK is connected to one pin of a crystal, this signal is connected to the other pin, otherwise this signal must be left unconnected.</td>
</tr>
<tr>
<td>RESET_BAR</td>
<td>Input/PU</td>
<td>Master reset signal, active LOW. This signal has an internal pull up.</td>
</tr>
<tr>
<td>S_CLK</td>
<td>Input</td>
<td>Two–wire serial interface clock (host interface).</td>
</tr>
<tr>
<td>S_DATA</td>
<td>I/O</td>
<td>Two–wire serial interface data (host interface).</td>
</tr>
<tr>
<td>S_ADDR</td>
<td>Input</td>
<td>Selects device address for the two–wire slave serial interface. When connected to GND, the device ID is 0x90. When wired to VDDIO_H a device ID of 0xB0 is selected.</td>
</tr>
<tr>
<td>FRAME_SYNC</td>
<td>Input</td>
<td>This signal is used to synchronize to external sources or multiple cameras together. This signal should be connected to GND if not used.</td>
</tr>
<tr>
<td>STANDBY</td>
<td>Input</td>
<td>Standby mode control, active HIGH.</td>
</tr>
<tr>
<td>EXT_REG</td>
<td>Input</td>
<td>Select external regulator if tied high.</td>
</tr>
<tr>
<td>ENDLO</td>
<td>Input</td>
<td>Regulator enable (VDD_REG domain).</td>
</tr>
<tr>
<td>SPI_SCLK</td>
<td>Output</td>
<td>Clock output for interfacing to an external SPI flash or EEPROM memory.</td>
</tr>
<tr>
<td>SPI_SDI</td>
<td>Input</td>
<td>Data in from SPI flash or EEPROM memory. When no SPI device is fitted, this signal is used to determine whether the AP0100CS should auto–configure: 0: Do not auto–configure; two–wire interface will be used to configure the device (host–config mode) 1: Auto–configure. This signal has an internal pull–up resistor.</td>
</tr>
<tr>
<td>SPI_SDO</td>
<td>Output</td>
<td>Data out to SPI flash or EEPROM memory.</td>
</tr>
<tr>
<td>SPI_CS_BAR</td>
<td>Output</td>
<td>Chip select out to SPI flash or EEPROM memory.</td>
</tr>
<tr>
<td>EXT_CLK_OUT</td>
<td>Output</td>
<td>Clock to external sensor.</td>
</tr>
<tr>
<td>RESET_BAR_OUT</td>
<td>Output</td>
<td>Reset signal to external sensor.</td>
</tr>
<tr>
<td>M_SCLK</td>
<td>Output</td>
<td>Two–wire serial interface interface clock (Master).</td>
</tr>
<tr>
<td>M_SDATA</td>
<td>I/O</td>
<td>Two–wire serial interface interface clock (Master).</td>
</tr>
<tr>
<td>FV_IN</td>
<td>Input</td>
<td>Sensor frame valid input.</td>
</tr>
<tr>
<td>LV_IN</td>
<td>Input</td>
<td>Sensor line valid input.</td>
</tr>
<tr>
<td>PIXCLK_IN</td>
<td>Input</td>
<td>Sensor pixel clock output.</td>
</tr>
</tbody>
</table>
### Table 3. PIN DESCRIPTIONS (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK_N</td>
<td>Input</td>
<td>Differential HiSPI clock (sub−LVDS, negative).</td>
</tr>
<tr>
<td>CLK_P</td>
<td>Input</td>
<td>Differential HiSPI clock (sub−LVDS, positive).</td>
</tr>
<tr>
<td>DATA0_N</td>
<td>Input</td>
<td>Differential HiSPI data, lane 0 (sub−LVDS, negative).</td>
</tr>
<tr>
<td>DATA0_P</td>
<td>Input</td>
<td>Differential HiSPI data, lane 0 (sub−LVDS, positive).</td>
</tr>
<tr>
<td>DATA1_N</td>
<td>Input</td>
<td>Differential HiSPI data, lane 1 (sub−LVDS, negative).</td>
</tr>
<tr>
<td>DATA1_P</td>
<td>Input</td>
<td>Differential HiSPI data, lane 1 (sub−LVDS, positive).</td>
</tr>
<tr>
<td>TRIGGER_OUT</td>
<td>Output</td>
<td>Trigger signal for external sensor.</td>
</tr>
<tr>
<td>FV_OUT</td>
<td>Output</td>
<td>Host frame valid output (synchronous to PIXCLK_OUT).</td>
</tr>
<tr>
<td>LV_OUT</td>
<td>Output</td>
<td>Host line valid output (synchronous to PIXCLK_OUT).</td>
</tr>
<tr>
<td>PIXCLK_OUT</td>
<td>Output</td>
<td>Host pixel clock output.</td>
</tr>
<tr>
<td>DOUT [15:0]</td>
<td>Output</td>
<td>Host pixel data output (synchronous to PIXCLK_OUT) DOUT[15:0].</td>
</tr>
<tr>
<td>DAC_POS</td>
<td>Output</td>
<td>Positive video DAC output in differential mode. Video DAC output in single−ended mode. This interface is enabled by default using NTSC/PAL signaling. For applications where composite video output is not required, the video DAC can be placed in a power−down state under software control.</td>
</tr>
<tr>
<td>DAC_NEG</td>
<td>Output</td>
<td>Negative video DAC output in differential mode.</td>
</tr>
<tr>
<td>DAC_REF</td>
<td>Output</td>
<td>External reference resistor for Video DAC.</td>
</tr>
<tr>
<td>GPIO [5:1]</td>
<td>I/O</td>
<td>General purpose digital I/O.</td>
</tr>
<tr>
<td>TRST_BAR</td>
<td>Input</td>
<td>Must be tied to GND in normal operation.</td>
</tr>
<tr>
<td>VDDIO S</td>
<td>Supply</td>
<td>Sensor I/O power supply.</td>
</tr>
<tr>
<td>VDDIO_H</td>
<td>Supply</td>
<td>Host I/O power Supply.</td>
</tr>
<tr>
<td>VDD_PLL</td>
<td>Supply</td>
<td>PLL supply.</td>
</tr>
<tr>
<td>VDD</td>
<td>Supply</td>
<td>Core supply.</td>
</tr>
<tr>
<td>VDDIO OTPM</td>
<td>Supply</td>
<td>OTPM power supply.</td>
</tr>
<tr>
<td>VDD_DAC</td>
<td>Supply</td>
<td>Video DAC digital power.</td>
</tr>
<tr>
<td>VDDA_DAC</td>
<td>Supply</td>
<td>Video DAC analog power.</td>
</tr>
<tr>
<td>VDD PHY</td>
<td>Supply</td>
<td>PHY I/O voltage for HiSPI.</td>
</tr>
<tr>
<td>GND</td>
<td>Supply</td>
<td>Ground.</td>
</tr>
<tr>
<td>VDD REG</td>
<td>Supply</td>
<td>Input to on−chip 1.8 V to 1.2 V regulator.</td>
</tr>
<tr>
<td>LDO_OP</td>
<td>Supply</td>
<td>Output from on chip 1.8 V to 1.2 V regulator.</td>
</tr>
<tr>
<td>FB SENSE</td>
<td>Supply</td>
<td>On−chip regulator sense signal.</td>
</tr>
</tbody>
</table>

### Table 4. PACKAGE PINOUT

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
<th>10</th>
</tr>
</thead>
</table>
Table 4. PACKAGE PINOUT (continued)

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>9</th>
<th>10</th>
</tr>
</thead>
<tbody>
<tr>
<td>J</td>
<td>EXT_REG</td>
<td>RESET_BAR</td>
<td>V_DD_REG</td>
<td>V_DD_DAC</td>
<td>DAC_POS</td>
<td>DATA0_P</td>
<td>CLK_P</td>
<td>DATA1_N</td>
<td>D_IN[0]</td>
<td>D_IN[2]</td>
</tr>
<tr>
<td>K</td>
<td>GND</td>
<td>FBSENSE</td>
<td>ENLDO</td>
<td>GND</td>
<td>VDDA_DAC</td>
<td>DATA0_N</td>
<td>CLK_N</td>
<td>DATA1P_N</td>
<td>D_IN[1]</td>
<td>D_IN[3]</td>
</tr>
</tbody>
</table>

**ON–CHIP REGULATOR**

The AP0100CS has an on–chip regulator, the output from the regulator is 1.2 V and should only be used to power up the AP0100CS. It is possible to bypass the regulator and provide power to the relevant pins that need 1.2 V. Figure 5 shows how to configure the AP0100CS to bypass the internal regulator.

![Figure 5. External Regulator](https://www.onsemi.com)
The following table summarizes the key signals when using/bypassing the regulator.

**Table 5. KEY SIGNALS WHEN USING THE REGULATOR**

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Internal Regulator</th>
<th>External Regulator</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD_REG</td>
<td>1.8 V</td>
<td>Connect to VDDIO_H</td>
</tr>
<tr>
<td>ENLDO</td>
<td>Connect to 1.8 V (VDD_REG)</td>
<td>GND</td>
</tr>
<tr>
<td>FB_SENSE</td>
<td>1.2 V (output)</td>
<td>Float</td>
</tr>
<tr>
<td>LDO_OP</td>
<td>1.2 V (output)</td>
<td>Float</td>
</tr>
<tr>
<td>EXT_REG</td>
<td>GND</td>
<td>Connect to VDDIO_H</td>
</tr>
</tbody>
</table>

**Power–Up Sequence**

Powering up the ISP requires voltages to be applied in a particular order, as seen in Figure 6. The timing requirements are shown in Table 6. The ISP includes a power–on reset feature that initiates a reset upon power up of the ISP.

![Figure 6. Power–Up and Power–Down Sequence](image)

**Table 6. POWER–UP AND POWER–DOWN SIGNAL TIMING**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t1</td>
<td>Delay from VDDIO_H to VDDIO_S, VDDIO_OTPM, VDDA_DAC, VDD_PHY (when using HiSPI)</td>
<td>0</td>
<td>–</td>
<td>50</td>
<td>ms</td>
</tr>
<tr>
<td>t2</td>
<td>Delay from VDDIO_H to VDD_REG</td>
<td>0</td>
<td>–</td>
<td>50</td>
<td>ms</td>
</tr>
<tr>
<td>t3</td>
<td>EXTCLK activation</td>
<td>t2+1</td>
<td>–</td>
<td>–</td>
<td>ms</td>
</tr>
<tr>
<td>t4</td>
<td>First serial command (Note 2)</td>
<td>100</td>
<td>–</td>
<td>–</td>
<td>EXTCLK cycles</td>
</tr>
<tr>
<td>t5</td>
<td>EXTCLK cutoff</td>
<td>t6</td>
<td>–</td>
<td>–</td>
<td>ms</td>
</tr>
<tr>
<td>t6</td>
<td>Delay from VDD_REG to VDDIO_H</td>
<td>0</td>
<td>–</td>
<td>50</td>
<td>ms</td>
</tr>
<tr>
<td>t7</td>
<td>Delay from VDDIO_S, VDDIO_OTPM, VDDA_DAC, VDD_PHY (when using HiSPI) to VDDIO_H</td>
<td>0</td>
<td>–</td>
<td>50</td>
<td>ms</td>
</tr>
<tr>
<td>dv/dt</td>
<td>Power supply ramp time (slew rate)</td>
<td>–</td>
<td>–</td>
<td>0.1</td>
<td>V/μs</td>
</tr>
</tbody>
</table>

2. When using XTAL the settling time should be taken into account.

**Reset**

The AP0100CS has three types of reset available:

- A hard reset is issued by toggling the RESET_BAR signal.
- A soft reset is issued by writing commands through the two–wire serial interface.
- An internal power–on reset.

Table 7 on page 9 shows the output states when the part is in various states.
Table 7. OUTPUT STATES

<table>
<thead>
<tr>
<th>Name</th>
<th>Hardware States</th>
<th>Firmware States</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Reset State</td>
<td>Default State</td>
<td>Hard Standby</td>
</tr>
<tr>
<td>EXTCLK</td>
<td>(clock running or stopped)</td>
<td>(clock running)</td>
<td>(clock running or stopped)</td>
</tr>
<tr>
<td>XTAL</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>RESET_BAR</td>
<td>(asserted)</td>
<td>(negated)</td>
<td>(negated)</td>
</tr>
<tr>
<td>SCLK</td>
<td>n/a</td>
<td>n/a</td>
<td>(clock running or stopped)</td>
</tr>
<tr>
<td>SDATA</td>
<td>High-impedance</td>
<td>High-impedance</td>
<td>High-impedance</td>
</tr>
<tr>
<td>SADDR</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>FRAME_SYNC</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>STANDBY</td>
<td>n/a</td>
<td>(negated)</td>
<td>(negated)</td>
</tr>
<tr>
<td>EXT_REG</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>ENLDO</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>SPI_SCLK</td>
<td>High-impedance</td>
<td>driven, logic 0</td>
<td>driven, logic 0</td>
</tr>
<tr>
<td>SPI_SDI</td>
<td>Internal pull-up enabled</td>
<td>Internal pull-up enabled</td>
<td>Internal pull-up enabled</td>
</tr>
<tr>
<td>SPI_SDO</td>
<td>High-impedance</td>
<td>driven, logic 0</td>
<td>driven, logic 0</td>
</tr>
<tr>
<td>SPI_CS_BAR</td>
<td>High-impedance</td>
<td>driven, logic 1</td>
<td>driven, logic 1</td>
</tr>
<tr>
<td>EXT_CLK_OUT</td>
<td>driven, logic 0</td>
<td>driven, logic 0</td>
<td>driven, logic 0</td>
</tr>
<tr>
<td>RESET_BAR_OUT</td>
<td>driven, logic 0</td>
<td>driven, logic 0</td>
<td>driven, logic 1</td>
</tr>
<tr>
<td>M_SCLK</td>
<td>High-impedance</td>
<td>High-impedance</td>
<td>High-impedance</td>
</tr>
<tr>
<td>M_SDATA</td>
<td>High-impedance</td>
<td>High-impedance</td>
<td>High-impedance</td>
</tr>
<tr>
<td>FV_IN, LV_IN, PIXCLK_IN, DIN [11:0]</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>CLK_N</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Dependent on interface used</td>
</tr>
<tr>
<td>CLK_P</td>
<td>Disabled</td>
<td>Disabled</td>
<td>Dependent on interface used</td>
</tr>
<tr>
<td>DATA0_N</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA0_P</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA1_N</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DATA1_P</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 7. OUTPUT STATES (continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Hardware States</th>
<th>Firmware States</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Reset State</td>
<td>Default State</td>
<td>Hard Standby</td>
</tr>
<tr>
<td>FV_OUT, LV_OUT, PIXCLK_OUT, DOUT [15:0]</td>
<td>High-impedance</td>
<td>Varied</td>
<td>Driven if used</td>
</tr>
<tr>
<td>DAC_POS</td>
<td>Varied</td>
<td>Varied</td>
<td>Driven if used</td>
</tr>
<tr>
<td>DAC_NEG</td>
<td>Varied</td>
<td>Varied</td>
<td>Driven if used</td>
</tr>
<tr>
<td>DAC_REF</td>
<td>n/a</td>
<td>n/a</td>
<td>n/a</td>
</tr>
<tr>
<td>GPIO[5:2]</td>
<td>High-impedance</td>
<td>Input, then high-impedance</td>
<td>Driven if used</td>
</tr>
<tr>
<td>GPIO1</td>
<td>High-impedance</td>
<td>High-impedance</td>
<td>High-impedance</td>
</tr>
<tr>
<td>TRIGGER_OUT</td>
<td>High-impedance</td>
<td>High-impedance</td>
<td>Driven if used</td>
</tr>
<tr>
<td>TRST_BAR</td>
<td>n/a</td>
<td>n/a</td>
<td>(negated)</td>
</tr>
</tbody>
</table>

### Hard Reset

The AP0100CS enters the reset state when the external RESET_BAR signal is asserted LOW, as shown in Figure 7. All the output signals will be in High-Z state.

![Figure 7. Hard Reset Operation](image-url)
Table 8. HARD RESET

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t₁</td>
<td>RESET_BAR pulse width</td>
<td>50</td>
<td>−</td>
<td>−</td>
<td>EXTCLK cycles</td>
</tr>
<tr>
<td>t₂</td>
<td>Active EXTCLK required after RESET_BAR asserted</td>
<td>10</td>
<td>−</td>
<td>−</td>
<td></td>
</tr>
<tr>
<td>t₃</td>
<td>Active EXTCLK required before RESET_BAR de-asserted</td>
<td>10</td>
<td>−</td>
<td>−</td>
<td></td>
</tr>
<tr>
<td>t₄</td>
<td>First two–wire serial interface communication after</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RESET_BAR is HIGH</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Soft Reset**

A soft reset sequence to the AP0100CS can be activated by writing to a register through the two–wire serial interface.

**Hard Standby Mode**

The AP0100CS can enter hard standby mode by using the external STANDBY signal, as shown in Figure 8.

**Entering Standby Mode**

1. Assert STANDBY signal HIGH.

**Exiting Standby Mode**

1. De–assert STANDBY signal LOW.

---

**Table 9. HARD STANDBY SIGNAL TIMING**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>t₁</td>
<td>Standby entry complete</td>
<td>−</td>
<td>−</td>
<td>2 Frames</td>
<td>Lines</td>
</tr>
<tr>
<td>t₂</td>
<td>Active EXTCLK required after going into STANDBY mode</td>
<td>10</td>
<td>−</td>
<td>−</td>
<td>EXTCLKs</td>
</tr>
<tr>
<td>t₃</td>
<td>Active EXTCLK required before STANDBY de–asserted</td>
<td>10</td>
<td>−</td>
<td>−</td>
<td>EXTCLKs</td>
</tr>
</tbody>
</table>

**MULTI–CAMERA SYNCHRONIZATION SUPPORT**

The AP0100CS supports multi–camera synchronization through the FRAME_SYNC pin.

The behavior will be different depending if the user is using interlaced or progressive mode.

When using the interlaced modes, on the rising edge of FRAME_SYNC this will cause the output to stop the current frame (A) and during B the image output will be indeterminate. On the falling edge of FRAME_SYNC this will cause the re–synchronization to begin, this will continue for a period (C), during C black fields will be output. The re–synchronized interlaced signal will be available at D. During C if the user toggles the FRAME_SYNC input the AP0100CS will ignore it, the user cannot re–synchronize again until at D.

---

**Figure 8. Hard Standby Operation**

---

**Figure 9. Frame Sync Behavior with Interlaced Mode**

---

www.onsemi.com
When using progressive mode, the host (or controlling entity) ‘broadcasts’ a sync–pulse to all cameras within the system that triggers capture. The AP0100AT will propagate the signal to the TRIGGER_OUT pin, and subsequently to the attached sensor’s TRIGGER pin.

The AP0100CS supports two different trigger modes when using progressive output. The first mode supported is ‘single–shot’; this is when the trigger pulse will cause one frame to be output from the image sensor and AP0100CS (see Figure 10).

The second mode supported is called ‘continuous’, this is when a trigger pulse will cause the part to continuously output frames, see Figure 11. This mode would be especially useful for applications which have multiple sensors and need to have their video streams synchronized (for example, surround view or panoramic view applications).

When two or more cameras have a signal applied to the FRAME_SYNC input at the same time, the respective FV_OUT signals would be synchronized within 5 PIXCLK_OUT cycles. This assumes that all cameras have the same configuration settings and that the exposure time is the same.

**IMAGE FLOW PROCESSOR**

Image and color processing in the AP0100CS is implemented as an image flow processor (IFP) coded in hardware logic. During normal operation, the embedded microcontroller will automatically adjust the operating parameters. For normal operation of the AP0100CS, streams of raw image data from the attached image sensor are fed into the color pipeline. The user also has the option to select a number of test patterns to be input instead of sensor data. The IFP is broken down into different sections, as outlined in Figure 12.
TEST PATTERNS

The AP0100CS has a number of test patterns that are available when using the progressive, NTSC and PAL modes. The test patterns can be selected by programming variables. To enter test pattern mode, set R0xC88F to 0x02 and issue a Change–Config request; to exit this mode, set R0xC88F to 0x00, and issue a Change–Config request.

NTSC and PAL test patterns can only be selected when the device is configured for interlaced operation.

Progressive Test Patterns

Table 10. PROGRESSIVE TEST PATTERNS

<table>
<thead>
<tr>
<th>Test Pattern</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>FLAT FIELD</td>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
</tr>
<tr>
<td></td>
<td>REG= 0xC88F, 0x01  // CAM_MODE_TEST_PATTERN_SELECT</td>
</tr>
<tr>
<td></td>
<td>REG= 0xC890, 0x0000FFFF // CAM_MODE_TEST_PATTERN_RED</td>
</tr>
<tr>
<td></td>
<td>REG= 0xC894, 0x0000FFFF // CAM_MODE_TEST_PATTERN_GREEN</td>
</tr>
<tr>
<td></td>
<td>REG= 0xC898, 0x0000FFFF // CAM_MODE_TEST_PATTERN_BLUE</td>
</tr>
<tr>
<td></td>
<td>Load = Change–Config</td>
</tr>
<tr>
<td></td>
<td>Changing the values in R0xC890–R0xC898 will change the color of the test pattern (will require a Refresh operation).</td>
</tr>
<tr>
<td>100% Color Bar</td>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
</tr>
<tr>
<td></td>
<td>REG= 0xC88F, 0x02 // CAM_MODE_TEST_PATTERN_SELECT</td>
</tr>
<tr>
<td></td>
<td>Load = Change–Config</td>
</tr>
</tbody>
</table>
### Table 10. PROGRESSIVE TEST PATTERNS (continued)

<table>
<thead>
<tr>
<th>Test Pattern</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pseudo-Random</td>
<td><img src="image1.png" alt="Example" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x05 // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change-Config</td>
<td></td>
</tr>
<tr>
<td>Fade-to-Gray</td>
<td><img src="image2.png" alt="Example" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x08 // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change-Config</td>
<td></td>
</tr>
<tr>
<td>Linear Ramp</td>
<td><img src="image3.png" alt="Example" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x09 // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change-Config</td>
<td></td>
</tr>
</tbody>
</table>

### NTSC Test Patterns

### Table 11. NTSC TEST PATTERNS

<table>
<thead>
<tr>
<th>Test Pattern</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>EIA Full Field 7 Color Bars</td>
<td><img src="image4.png" alt="Example" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x14 // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change-Config</td>
<td></td>
</tr>
<tr>
<td>EIA Full Field 8 Color Bars</td>
<td><img src="image5.png" alt="Example" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x15 // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change-Config</td>
<td></td>
</tr>
</tbody>
</table>
Table 11. NTSC TEST PATTERNS (continued)

<table>
<thead>
<tr>
<th>Test Pattern</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>SMPTE EG 1–1990</td>
<td><img src="image1" alt="SMPTE EG 1–1990 Pattern" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x16 // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change–Config</td>
<td></td>
</tr>
</tbody>
</table>

EIA Full Field 8 Color Bars 100 IRE | ![EIA Full Field 8 Color Bars 100 IRE Pattern](image2) |
| REG= 0xC88C, 0x02 // CAM_MODE_SELECT |
| REG= 0xC88F, 0x17 // CAM_MODE_TEST_PATTERN_SELECT |
| Load = Change–Config |

**PAL Test Patterns**

Table 12. PAL TEST PATTERNS

<table>
<thead>
<tr>
<th>Test Pattern</th>
<th>Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>EBU Full Field 7 Color Bars</td>
<td><img src="image3" alt="EBU Full Field 7 Color Bars Pattern" /></td>
</tr>
<tr>
<td>REG= 0xC88C, 0x02 // CAM_MODE_SELECT</td>
<td></td>
</tr>
<tr>
<td>REG= 0xC88F, 0x1E // CAM_MODE_TEST_PATTERN_SELECT</td>
<td></td>
</tr>
<tr>
<td>Load = Change–Config</td>
<td></td>
</tr>
</tbody>
</table>

EBU Full Field 8 Color Bars | ![EBU Full Field 8 Color Bars Pattern](image4) |
| REG= 0xC88C, 0x02 // CAM_MODE_SELECT |
| REG= 0xC88F, 0x1F // CAM_MODE_TEST_PATTERN_SELECT |
| Load = Change–Config |

Each NTSC/PAL test pattern consists of seven or eight color bars (white, yellow, cyan, green, magenta, red, blue and optionally black). The Y, Cb and Cr values for each bar are detailed in Table 13.

For the NTSC SMPTE test pattern it is also required to generate −I, +Q, −4 black and +4 black.
Table 13. PACKAGE PINOUT

<table>
<thead>
<tr>
<th>Nominal Range</th>
<th>White 100%</th>
<th>White 75%</th>
<th>Yellow</th>
<th>Cyan</th>
<th>Green</th>
<th>Magenta</th>
<th>Red</th>
<th>Blue</th>
<th>Black</th>
<th>−I</th>
<th>−Q</th>
<th>−4 black</th>
<th>+4 black</th>
</tr>
</thead>
<tbody>
<tr>
<td>Y</td>
<td>16 to 235</td>
<td>235</td>
<td>180</td>
<td>162</td>
<td>131</td>
<td>112</td>
<td>84</td>
<td>65</td>
<td>35</td>
<td>16</td>
<td>16</td>
<td>16</td>
<td>7</td>
</tr>
<tr>
<td>Cb</td>
<td>16 to 240</td>
<td>128</td>
<td>128</td>
<td>44</td>
<td>156</td>
<td>72</td>
<td>184</td>
<td>100</td>
<td>212</td>
<td>128</td>
<td>156</td>
<td>171</td>
<td>128</td>
</tr>
<tr>
<td>Cr</td>
<td>16 to 240</td>
<td>128</td>
<td>128</td>
<td>142</td>
<td>58</td>
<td>198</td>
<td>212</td>
<td>114</td>
<td>128</td>
<td>97</td>
<td>148</td>
<td>128</td>
<td>128</td>
</tr>
</tbody>
</table>

Defect Correction

Image stream processing commences with the defect correction function immediately after data decompanding.

To obtain defect free images, the pixels marked defective during sensor readout and the pixels determined defective by the defect correction algorithms are replaced with values derived from the non-defective neighboring pixels. This image processing technique is called defect correction.

AdaCD (Adaptive Color Difference)

 Automotive applications require good performance in extremely low light, even at high temperature conditions. In these stringent conditions the image sensor is prone to higher noise levels, and so efficient noise reduction techniques are required to circumvent this sensor limitation and deliver a high quality image to the user.

The AdaCD Noise Reduction Filter is able to adapt its noise filtering process to local image structure and noise level, removing most objectionable color noise while preserving edge details.

Black Level Subtraction and Digital Gain

After noise reduction, the pixel data goes through black level subtraction and multiplication of all pixel values by a programmable digital gain. Independent color channel digital gain can be adjusted with registers. Black level subtraction (to compensate for sensor data pedestal) is a single value applied to all color channels. If the black level subtraction produces a negative result for a particular pixel, the value of this pixel is set to 0.

Positional Gain Adjustments (PGA)

Lenses tend to produce images whose brightness is significantly attenuated near the edges. There are also other factors causing fixed pattern signal gradients in images captured by image sensors. The cumulative result of all these factors is known as image shading. The AP0100CS has an embedded shading correction module that can be programmed to counter the shading effects on each individual R, Gb, Gr, and B color signal.

The correction function

The correction functions can then be applied to each pixel value to equalize the response across the image as follows:

\[ P_{\text{corrected}}(\text{row}, \text{col}) = \frac{P_{\text{sensor}}(\text{row}, \text{col})}{f(\text{row}, \text{col})} (\text{eq. 1}) \]

where \( P \) are the pixel values and \( f \) is the color dependent correction functions for each color channel.

Adaptive Local Tone Mapping (ALTM)

Real world scenes often have very high dynamic range (HDR) that far exceeds the electrical dynamic range of the imager. Dynamic range is defined as the luminance ratio between the brightest and the darkest object in a scene. In recent years many technologies have been developed to capture the full dynamic range of real world scenes. For example, the multiple exposure method is widely adopted for capturing high dynamic range images, which combines a series of low dynamic range images of the same scene taken under different exposure times into a single HDR image.

Even though the new digital imaging technology enables the capture of the full dynamic range, low dynamic range display devices are the limiting factor. Today’s typical LCD monitor has contrast ratio around 1,000:1; however, it is not typical for an HDR image (the contrast ratio for an HDR image is around 250,000:1). Therefore, in order to reproduce HDR images on a low dynamic range display device, the captured high dynamic range must be compressed to the available range of the display device. This is commonly called tone mapping.

Tone mapping methods can be classified into global tone mapping and local tone mapping. Global tone mapping methods apply the same mapping function to all pixels. While global tone mapping methods provide computationally simple and easy to use solutions, they often cause loss of contrast and detail. A local tone mapping is thus necessary in addition to global tone mapping for the...
reproduction of visually more appealing images that also reveal scene details that are important for automotive safety and surveillance applications. Local tone mapping methods use a spatially variable mapping function determined by the neighborhood of a pixel, which allows it to increase the local contrast and the visibility of some details of the image. Local methods usually yield more pleasing results because they exploit the fact that human vision is more sensitive to local contrast.

ON Semiconductor’s ALTM solution significantly improves the performance over global tone mapping. ALTM is directly applied to the Bayer domain to compress the dynamic range from 20–bit to 12–bit. This allows the regular color pipeline to be used for HDR image rendering.

Color Interpolation

In the raw data stream fed by the external sensor to the IFP, each pixel is represented by a 20– or 12–bit integer number, which can be considered proportional to the pixel’s response to a one–color light stimulus, red, green, or blue, depending on the pixel’s position under the color filter array. Initial data processing steps, up to and including ALTM, preserve the one–color–per–pixel nature of the data stream, but after ALTM it must be converted to a three–colors–per–pixel stream appropriate for standard color processing. The conversion is done by an edge–sensitive color interpolation module. The module pads the incomplete color information available for each pixel with information extracted from an appropriate set of neighboring pixels. The algorithm used to select this set and extract the information seeks the best compromise between preserving edges and filtering out high frequency noise in flat field areas. The edge threshold can be set through register settings.

Color correction and aperture correction

To achieve good color fidelity of the IFP output, interpolated RGB values of all pixels are subjected to color correction. The IFP multiplies each vector of three pixel colors by a 3 x 3 color correction matrix. The three components of the resulting color vector are all sums of three 10–bit numbers. The color correction matrix can be either programmed by the user or automatically selected by the auto white balance (AWB) algorithm implemented in the IFP. Color correction should ideally produce output colors that are corrected for the spectral sensitivity and color crosstalk characteristics of the image sensor. The optimal values of the color correction matrix elements depend on those sensor characteristics and on the spectrum of light incident on the sensor. The color correction variables can be adjusted through register settings.

Traditionally this would have been derived from two sets of CCM, one for Warm light like Tungsten and the other for Daylight (the part would interpolate between the two matrices). This is not an optimal solution for cameras used in a Cool White Fluorescent (CWF) environment. A better solution is to provide three CCMs, which would include a matrix for CWF (interpolation now between three matrices). The AP0100CS offers this feature which will give the user improved color fidelity when under CWF type lighting.

To increase image sharpness, a programmable 2D aperture correction (sharpening filter) is applied to color–corrected image data. The gain and threshold for 2D correction can be defined through register settings.

Gamma Correction

The gamma correction curve is implemented as a piecewise linear function with 33 knee points, taking 12–bit arguments and mapping them to 10–bit output. The abscissas of the knee points are fixed at 0, 8, 16, 24, 32, 40, 48, 56, 64, 80, 96, 112, 128, 160, 192, 224, 256, 320, 384, 448, 512, 640, 768, 896, 1024, 1280, 1536, 1792, 2048, 2560, 3072, 3584, and 4096. The 10–bit ordinates are programmable through variables.

The AP0100CS has the ability to calculate the 33–point knee points based on the tuning of cam_ll_gamma and cam_ll_contrast_gradient_bright. The other method is for the host to program the 33 knee point curve themselves.

Also included in this block is a Fade–to Black curve which sets all knee points to zero and causes the image to go black in extreme low light conditions.

Color kill

To remove high–or low–light color artifacts, a color kill circuit is included. It affects only pixels whose luminance exceeds a certain preprogrammed threshold. The U and V values of those pixels are attenuated proportionally to the difference between their luminance and the threshold.

YUV color filter

As an optional processing step, noise suppression by one–dimensional low–pass filtering of Y and/or UV signals is possible. A 3– or 5–tap filter can be selected for each signal.

CAMERA CONTROL AND AUTO FUNCTIONS

Auto Exposure

The auto exposure algorithm optimizes scene exposure to minimize clipping and saturation in critical areas of the image. This is achieved by controlling exposure time and analog gains of the external sensor as well as digital gains applied to the image.

Auto exposure is implemented by a firmware algorithm that is running on the embedded microcontroller that analyzes image statistics collected by the exposure measurement engine, makes a decision, and programs the sensor and color pipeline to achieve the desired exposure. The measurement engine subdivides the image into 25 windows organized as a 5 x 5 grid.
AE Track Driver

Other algorithm features include the rejection of fast fluctuations in illumination (time averaging), control of speed of response, and control of the sensitivity to small changes. While the default settings are adequate in most situations, the user can program target brightness, measurement window, and other parameters described above.

The driver changes AE parameters (integration time, gains, and so on) to drive scene brightness to the programmable target.

To avoid unwanted reaction of AE on small fluctuations of scene brightness or momentary scene changes, the AE track driver uses a temporal filter for luma and a threshold around the AE luma target. The driver changes AE parameters only if the filtered luma is larger than the AE target step and pushes the luma beyond the threshold.

Auto White Balance

The AP0100CS has a built-in AWB algorithm designed to compensate for the effects of changing spectra of the scene illumination on the quality of the color rendition. The algorithm consists of two major parts: a measurement engine performing statistical analysis of the image and a driver performing the selection of the optimal color correction matrix and IFP digital gain. While default settings of these algorithms are adequate in most situations, the user can reprogram base color correction matrices, place limits on color channel gains, and control the speed of both matrix and gain adjustments. The AP0100 CSAWB displays the current AWB position in color temperature, the range of which will be defined when programming the CCM matrixes.

The region of interest can be controlled through the combination of an inclusion window and an exclusion window.

Exposure and White Balance Control

The Sensor Manager firmware component is responsible for controlling the application of ‘exposure’ and ‘white balance’ within the system. This effectively means that all control of integration times and gains (whether for exposure or white balance) is delegated to the Sensor Manager. The Auto Exposure (AE) and Auto White Balance (AWB) algorithms use services provided by the Sensor Manager to apply exposure and/or white balance changes.

Dual Band IRCF

For some applications a day/night filter would be switched in/out, this option is an additional cost to the camera system. The AP0100CS supports the use of dual band IRCF, which removes the need for the switching day/night filter. Tuning support is provided for this usage case. Refer to the AP0100CS developer guide for details.

Exposure and White Balance Modes

The AP0100CS supports auto and manual exposure and white balance modes. In addition, it will operate within synchronized multi-camera systems. In this use case, one camera within the system will be the ‘master’, and the others ‘slaves’. The master is used to calculate the appropriate exposure and white balance. This is then applied to all slaves concurrently under host control.

Auto mode

In Auto Exposure mode the AE algorithm is responsible for calculating the appropriate exposure to keep the desired scene brightness, and for applying the exposure to the underlying hardware. In Auto White Balance mode the AWB algorithm is responsible for calculating the color temperature of the scene and applying the appropriate red and blue gains to compensate.
Triggered auto mode

The Triggered Auto Exposure and Triggered Auto White Balance modes are intended for the multicamera use cases, where a host is controlling the exposure and white balance of a number of cameras. The idea is that one camera is in triggered–auto mode (the master), and the others in host-controlled mode (slaves). The master camera must calculate the exposure and gains, the host then copies this to the slaves, and all changes are then applied at the same time.

Manual mode

Manual mode is intended to allow simple manual exposure and white balance control by the host. The host needs to set the CAM_AET_EXPOSURE_TIME_MS, CAM_AET_EXPOSURE_GAIN and CAM_AWB_COL–OR_TEMPERATURE controls, the camera will calculate the appropriate integration times and gains.

Host controlled

The Host Controlled mode is intended to give the host full control over exposure and gains.

FLICKER AVOIDANCE

Flicker occurs when the integration time is not an integer multiple of the period of the light intensity. The AP0100CS can be programmed to avoid flicker for 50 or 60 Hertz. For integration times below the light intensity period (10 ms for 50Hz environment), flicker cannot be avoided. The AP0100CS supports an indoor AE mode, that will ensure flicker–free operation.

FLICKER DETECTION

The AP0100CS supports flicker detection, the algorithm is designed only to detect a 50 Hz or 60 Hz flicker source.

OUTPUT FORMATTING

The pixel output data in AP0100CS will be transmitted as an 8/10 bit word over one or two clocks.

Uncompressed YCbCr Data Ordering

The AP0100CS supports swapping YCbCr mode, as illustrated in Table 14.

<table>
<thead>
<tr>
<th>YCbCr(Output Modes)</th>
<th>Byte</th>
<th>Pixel i</th>
<th>Pixel i+1</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>YCbCr_422_8_8_odd</td>
<td>DOUT[15:8]</td>
<td>Cbi</td>
<td>Cri</td>
<td>Data range of 0–255 (Y = 16–235 and C = 16–240)</td>
</tr>
<tr>
<td>YCbCr_422_8_8_even</td>
<td>DOUT[15:8]</td>
<td>Yi</td>
<td>Yi+1</td>
<td></td>
</tr>
<tr>
<td>YCbCr_422_10_10_odd</td>
<td>DOUT[15:6]</td>
<td>Cbi</td>
<td>Cri</td>
<td>Data range of 0–1023 (Y = 64–940 and C = 64–960)</td>
</tr>
<tr>
<td>YCbCr_422_10_10_even</td>
<td>DOUT[15:6]</td>
<td>Yi</td>
<td>Yi+1</td>
<td></td>
</tr>
<tr>
<td>YCbCr_422_16_single</td>
<td>DOUT[15:0]</td>
<td>Cbi_Yi</td>
<td>Cri_Yi+1</td>
<td>Data range of 0–255 (Y = 16–235 and C = 16–240)</td>
</tr>
</tbody>
</table>

3. Odd means first cycle; even means second cycle.

Table 16. YCbCr Output Modes (cam_port_parallel_msb_align=0x0, cam_port_parallel_swap_bytes = 0, cam_output_format_yuv_swap_red_blue = 0)

<table>
<thead>
<tr>
<th>Mode</th>
<th>Byte</th>
<th>Pixel i</th>
<th>Pixel i+1</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>YCbCr_422_8_8_odd</td>
<td>DOUT[7:0]</td>
<td>Cbi</td>
<td>Cri</td>
<td>Data range of 0–255 (Y = 16–235 and C = 16–240)</td>
</tr>
<tr>
<td>YCbCr_422_10_10_odd</td>
<td>DOUT[9:0]</td>
<td>Cbi</td>
<td>Cri</td>
<td>Data range of 0–1023 (Y = 64–940 and C = 64–960)</td>
</tr>
<tr>
<td>YCbCr_422_16_single</td>
<td>DOUT[15:0]</td>
<td>Cbi_Yi</td>
<td>Cri_Yi+1</td>
<td>Data range of 0–255 (Y = 16–235 and C = 16–240)</td>
</tr>
</tbody>
</table>
Figure 15. 8-bit YCbCr Output (YCbCr_422_8_8)

NOTES: 1. Cb Y Cr Y by default.
2. cam_port_parallel_msb_align = 0x0
Figure 16. 10-bit YCbCr Output (YCbCr_422_10_10)

NOTES: 1. Cb Y Cr Y by default.
2. cam_port_parallel_msb_align = 0x0
Figure 17. 16-bit YCbCr Output (YCbCr_422_16)
Figure 18. Typical CCIR656 Output

Field 1

Field 2

Figure 19. Typical CVBS Output (NTSC/PAL)
BAYER MODES

Bayer output modes are only available in progressive output mode before STE. The data ordering for the ALTM Bayer output modes for AP0100CS are shown in Table 17.

Table 17. ALTM BAYER OUTPUT MODES

<table>
<thead>
<tr>
<th>Mode</th>
<th>Byte</th>
<th>D15</th>
<th>D14</th>
<th>D13</th>
<th>D12</th>
<th>D11</th>
<th>D10</th>
<th>D9</th>
<th>D8</th>
<th>D7</th>
<th>D6</th>
<th>D5</th>
<th>D4</th>
<th>D3</th>
<th>D2</th>
<th>D1</th>
<th>D0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALTM_Bayer_10</td>
<td>Single</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>D9</td>
<td>D8</td>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
<tr>
<td>ALTM_Bayer_12</td>
<td>Single</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>D11</td>
<td>D10</td>
<td>D9</td>
<td>D8</td>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
</tr>
</tbody>
</table>

Table 17 and Table 18 show LSB aligned data; it is possible by using register setting to obtain MSB aligned data.

The data ordering for the Bayer output modes for AP0100CS are shown in Table 18.

Table 18. BAYER OUTPUT MODES

<table>
<thead>
<tr>
<th>Mode</th>
<th>Byte</th>
<th>D15</th>
<th>D14</th>
<th>D13</th>
<th>D12</th>
<th>D11</th>
<th>D10</th>
<th>D9</th>
<th>D8</th>
<th>D7</th>
<th>D6</th>
<th>D5</th>
<th>D4</th>
<th>D3</th>
<th>D2</th>
<th>D1</th>
<th>D0</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bayer_12</td>
<td>Single</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>D11</td>
<td>D10</td>
<td>D9</td>
<td>D8</td>
<td>D7</td>
<td>D6</td>
<td>D5</td>
<td>D4</td>
<td>D3</td>
<td>D2</td>
<td>D1</td>
<td>D0</td>
<td>RAW Bayer data</td>
</tr>
</tbody>
</table>

4. Bayer_12 can be selected by setting cam_mode_select = 0x1 and requesting a Change-Config operation.

Sensor Embedded Data

The AP0100CS is capable of passing sensor embedded data in Bayer output mode only.

The AP0100CS Statistics are available through the serial interface. Refer to the developer guide for details.

SPATIAL TRANSFORM ENGINE (STE)

A spatial transform is defined as a transform in which some pixels are in different positions within the input and output pictures. Examples include zoom, lens distortion correction, turn, and rotate. STE is a fully programmable engine which can perform spatial transforms and eliminates the need for an expensive DSP for image correction.

Lens Distortion Correction

Automotive backup cameras typically feature a wide FOV lens so that a single camera mounted above the center of the rear bumper can present the driver with a view of all potential obstacles immediately behind the full width of the vehicle. Lenses with a wide field of view typically exhibit at least a noticeable amount of barrel distortion.

Barrel distortion is caused by a reduction in object magnification the further away from the optical axis.

For the image to appear natural to the driver, the AP0100CS corrects this barrel distortion and reprocesses the image so that the resulting distortion is much smaller. This is called distortion correction. Distortion correction is the ability to digitally correct the lens barrel distortion and to provide a natural view of objects. In addition, with barrel distortion one can adjust the perspective view to enhance the visibility by virtually elevating the point of viewing objects.

Pan, Tilt, Zoom and Rotate

Using the STE it is possible to implement image transformations like Pan, Tilt, Zoom and Rotate.

Figure 20. Uncorrected Image
Figure 21. Zoomed

Figure 22. Zoom and Look Left

Figure 23. Zoom and Look Right
OVERLAY CAPABILITY

Figure 24 highlights the graphical overlay data flow of the AP0100CS. The images are separated to fit into 4 KB blocks of memory after compression.

- Up to seven overlays may be blended simultaneously
- Overlay size up to 720 x 576 pixels rendered
- Selectable readout: rotating order is user programmable
- Dynamic movement through predefined overlay images
- Palette of 32 colors out of 16 million with 16 colors per bitmap
- Each color has a YCbCr (8−8−8 bit) and 8 bits for the Alpha value (Transparency)
- Each layer has a built in fader which when enabled scales the Alpha value for each pixel
- Blend factors may be changed dynamically to achieve smooth transitions

The overlay engine is controlled through host commands that allow a bitmap to be written piecemeal to a memory buffer through the two−wire serial interface, and through a DMA channel direct from SPI Flash memory. Multiple encoding passes may be required to fit an image into a 4 KB block of memory; alternatively, the image can be divided into two or more blocks to make the image fit. Every graphic image may be positioned in an x/y direction and overlap with other graphic images.

The host may load an image at any time. Under control of DMA assist, data are transferred to the off−screen buffer in compressed form. This assures that no display data are corrupted during the replenishment of the seven active overlay buffers.

SERIAL MEMORY PARTITION

The contents of the Flash/EEPROM memory partition logically into three blocks (see Figure 25):

- Memory for overlay data and descriptors
- Memory for register settings, which may be loaded at boot−up
- Firmware extensions or software patches; in addition to the on−chip firmware, extensions reside in this block of memory

These blocks are not necessarily contiguous.
OVERLAY ADJUSTMENT
To ensure a correct position of the overlay to compensate for assembly deviation, the overlay can be adjusted with assistance from the calibration statistics engine:

- The calibration statistics engine supports a windowed 8-bin luma histogram, either row-wise (vertical) or column-wise (horizontal).
- The example calibration statistics function of the firmware can be used to perform an automatic successive approximation search of a cross-hair target within the scene.
- On the first frame, the firmware performs a coarse horizontal search, followed by a coarse vertical search in the second frame.
- In subsequent frames, the firmware reduces the region of interest of the search to the histogram bins containing the greatest accumulator values, thereby refining the search.

- The resultant X, Y location of the cross-hair target can be used to assign a calibration value of offset selected overlay graphic image positions within the output image.
- The calibration statistics also supports a manual mode, which allows the host to access the raw accumulator values directly.

Composite Video Output
The external pin GPIO[3] can be used to configure the device for default NTSC or PAL operation. This and other video configuration settings are available as register settings accessible through the serial interface.

Single-ended and differential composite output
The composite output can be operated in a single-ended or differential mode by simply changing the external resistor configuration. For single-ended termination, see Figure 26. The differential schematic is shown in Figure 27 on page 28.
The DAC is differential, but it may be used to produce single-ended signals provided that the unused (DAC_NEG) output is terminated into a resistance to ground approximately equal to the load on the DAC_POS output. Without this termination, the internal bias circuits will not be kept in their proper operating regions and the dynamic performance of the DAC will be degraded. Termination straight into ground causes all of the power dissipation to occur on the chip, which is undesirable. If a one component saving was absolutely critical, termination straight to ground is a possibility.

Figure 27. Differential Connection

If the user is not using the analog output then Figure 28 shows how the signals should be connected.

Figure 28. No DAC

SLAVE TWO-WIRE SERIAL INTERFACE (CCIS)
The two-wire slave serial interface bus enables read/write access to control and status registers within the AP0100CS. The interface protocol uses a master/slave model in which a master controls one or more slave devices.

PROTOCOL
Data transfers on the two-wire serial interface bus are performed by a sequence of low-level protocol elements, as follows:

- a start or restart condition
- a slave address/data direction byte
- a 16-bit register address
- an acknowledge or a no-acknowledge bit
- data bytes
- a stop condition

The bus is idle when both SCLK and SDATA are HIGH. Control of the bus is initiated with a start condition, and the bus is released with a stop condition. Only the master can generate the start and stop conditions.

The SADDR pin is used to select between two different addresses in case of conflict with another device. If SADDR is LOW, the slave address is 0x90; if SADDR is HIGH, the slave address is 0xBA. See Table 19 below. The user can change the slave address by changing a register value.

Table 19. TWO-WIRE INTERFACE ID ADDRESS SWITCHING

<table>
<thead>
<tr>
<th>SADDR</th>
<th>Two-Wire Interface Address ID</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0x90</td>
</tr>
<tr>
<td>1</td>
<td>0xBA</td>
</tr>
</tbody>
</table>

Start Condition
A start condition is defined as a HIGH-to-LOW transition on SDATA while SCLK is HIGH.

At the end of a transfer, the master can generate a start condition without previously generating a stop condition; this is known as a “repeated start” or “restart” condition.

Data Transfer
Data is transferred serially, 8 bits at a time, with the MSB transmitted first. Each byte of data is followed by an acknowledge bit or a no-acknowledge bit. This data transfer mechanism is used for the slave address/data direction byte and for message bytes. One data bit is transferred during
each SCLK clock period. SDATA can change when SCLK is low and must be stable while SCLK is HIGH.

**Slave Address/Data Direction Byte**

Bits [7:1] of this byte represent the device slave address and bit [0] indicates the data transfer direction. A “0” in bit [0] indicates a write, and a “1” indicates a read. The default slave addresses used by the AP0100CS are 0x90 (write address) and 0x91 (read address). Alternate slave addresses of 0xBA (write address) and 0xBB (read address) can be selected by asserting the SADDR input signal.

**Message Byte**

Message bytes are used for sending register addresses and register write data to the slave device and for retrieving register read data. The protocol used is outside the scope of the two–wire serial interface specification.

**Acknowledge Bit**

Each 8–bit data transfer is followed by an acknowledge bit or a no–acknowledge bit in the SCLK clock period following the data transfer. The transmitter (which is the master when writing, or the slave when reading) releases SDATA. The receiver indicates an acknowledge bit by driving SDATA LOW. As for data transfers, SDATA can change when SCLK is LOW and must be stable while SCLK is HIGH.

**No–Acknowledge Bit**

The no–acknowledge bit is generated when the receiver does not drive SDATA low during the SCLK clock period following a data transfer. A no–acknowledge bit is used to terminate a read sequence.

**Stop Condition**

A stop condition is defined as a LOW–to–HIGH transition on SDATA while SCLK is HIGH.

**Typical Operation**

A typical READ or WRITE sequence begins by the master generating a start condition on the bus. After the start condition, the master sends the 8–bit slave address/data direction byte. The last bit indicates whether the request is for a READ or a WRITE, where a “0” indicates a WRITE and a “1” indicates a READ. If the address matches the address of the slave device, the slave device acknowledges receipt of the address by generating an acknowledge bit on the bus.

If the request was a WRITE, the master then transfers the 16–bit register address to which a WRITE will take place. This transfer takes place as two 8–bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master will then transfer the 16–bit data, as two 8–bit sequences and the slave sends an acknowledge bit after each sequence to indicate that the byte has been received. The master stops writing by generating a (re)start or stop condition. If the request was a READ, the master sends the 8–bit write slave address/data direction byte and 16–bit register address, just as in the write request. The master then generates a (re)start condition and the 8–bit read slave address/data direction byte, and clocks out the register data, 8 bits at a time. The master generates an acknowledge bit after each 8–bit transfer. The data transfer is stopped when the master sends a no–acknowledge bit.

**Single READ from random location**

Figure 29 shows the typical READ cycle of the host to the AP0100CS. The first two bytes sent by the host are an internal 16–bit register address. The following 2–byte READ cycle sends the contents of the registers to host.

**Single READ from current location**

Figure 30 shows the single READ cycle without writing the address. The internal address will use the previous address value written to the register.

---

**Figure 29. Single READ from Random Location**

**Figure 30. Single Read from Current Location**
Sequential READ, start from random location

This sequence (Figure 31) starts in the same way as the single READ from random location (Figure 30 on page 29). Instead of generating a no-acknowledge bit after the first byte of data has been transferred, the master generates an acknowledge bit and continues to perform byte READs until “L” bytes have been read.

Sequential READ, start from current location

This sequence (Figure 32) starts in the same way as the single READ from current location (Figure 30). Instead of generating a no-acknowledge bit after the first byte of data has been transferred, the master generates an acknowledge bit and continues to perform byte reads until “L” bytes have been read.

Single write to random location

Figure 33 shows the typical WRITE cycle from the host to the AP0100CS. The first two bytes indicate a 16-bit address of the internal registers with most-significant byte first. The following two bytes indicate the 16-bit data.

Sequential WRITE, start at random location

This sequence (Figure 34) starts in the same way as the single WRITE to random location (Figure 33). Instead of generating a no-acknowledge bit after the first byte of data has been transferred, the master generates an acknowledge bit and continues to perform byte writes until “L” bytes have been written. The WRITE is terminated by the master generating a stop condition.

www.onsemi.com
Device Configuration

After power is applied and the device is out of reset (either the power on reset, hard or soft reset), it will enter a boot sequence to configure its operating mode. There are essentially three configuration modes: Flash/EEPROM Config, Auto Config, and Host Config.

The AP0100CS firmware supports a System Configuration phase at start−up. This consists of four sub−phases of execution:

Flash detection, then one of:
  a. Flash Config
  b. Auto Config
  c. Host Config

The System Configuration phase is entered immediately following power−up or reset. Then the firmware performs Flash Detection.

Flash Detection attempts to detect the presence of an SPI Flash or EEPROM device:

- If no device is detected, the firmware then samples the SPI_SDI pin state to determine the next mode:
  - If SPI_SDI is low, then it enters the Host−Config mode.
  - If SPI_SDI is high, then it enters the Auto−Config mode.
- If a device is detected, the firmware switches to the Flash−Config mode.

In the Flash−Config mode, the firmware interrogates the device to determine if it contains valid configuration records:

- If no records are detected, then the firmware enters the Auto−Config mode.
- If records are detected, the firmware processes them. By default, when all Flash records are processed the firmware switches to the Host−Config mode. However, the records encoded into the Flash can optionally be used to instruct the firmware to proceed to auto−config, or to start streaming (via a Change−Config).

In the Host−Config mode, the firmware performs no configuration, and remains idle waiting for configuration and commands from the host. The System Configuration phase is effectively complete and the AP0100CS will take no actions until the host issues commands.

The Auto−Config mode uses the GPIO [5..2] pins to configure the operation of the device, such as video format and pedestal (see Table 21, “GPIO Bit Descriptions in Auto−Config.”). After Auto−Config completes the firmware switches to the Change−Config mode.

Table 20. SPI FLASH DEVICES

<table>
<thead>
<tr>
<th>Manufacturer</th>
<th>Device</th>
<th>Type</th>
<th>Size</th>
<th>Autodetected</th>
<th>ManuID</th>
</tr>
</thead>
<tbody>
<tr>
<td>Atmel</td>
<td>AT26DF081A</td>
<td>Flash</td>
<td>1 Mbyte</td>
<td>Yes</td>
<td>0x1f4501</td>
</tr>
<tr>
<td>Atmel</td>
<td>AT25DF161</td>
<td>Flash</td>
<td>2 Mbyte</td>
<td>Yes</td>
<td>0x1f4602</td>
</tr>
<tr>
<td>Sanyo (Note 5)</td>
<td>LE25FW806</td>
<td>Flash</td>
<td>1 Mbyte</td>
<td>Yes</td>
<td>0x622662</td>
</tr>
<tr>
<td>ST</td>
<td>M25P05A</td>
<td>Flash</td>
<td>64 kbyte</td>
<td>Yes</td>
<td>0x202010</td>
</tr>
<tr>
<td>ST</td>
<td>M25P16</td>
<td>Flash</td>
<td>2 Mbyte</td>
<td>Yes</td>
<td>0x202015</td>
</tr>
<tr>
<td>ST</td>
<td>M95040</td>
<td>EEPROM</td>
<td>512 byte</td>
<td>No</td>
<td>0x20ffff</td>
</tr>
<tr>
<td>ST</td>
<td>M95020</td>
<td>EEPROM</td>
<td>256 byte</td>
<td>No</td>
<td>0x20ffff</td>
</tr>
<tr>
<td>ST</td>
<td>M95010</td>
<td>EEPROM</td>
<td>128 byte</td>
<td>No</td>
<td>0x20ffff</td>
</tr>
<tr>
<td>ST</td>
<td>M95M01</td>
<td>EEPROM</td>
<td>128 kbyte</td>
<td>No</td>
<td>0x20ffff</td>
</tr>
<tr>
<td>Microchip</td>
<td>M25AA080</td>
<td>EEPROM</td>
<td>1 kbyte</td>
<td>No</td>
<td>0x29ffff</td>
</tr>
<tr>
<td>Microchip</td>
<td>M25LC080</td>
<td>EEPROM</td>
<td>1 kbyte</td>
<td>No</td>
<td>0x29ffff</td>
</tr>
</tbody>
</table>

5. Has been obsoleted.

Table 21. SPI FLASH DEVICES

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Low (“0”)</td>
<td>Normal</td>
<td>Normal</td>
<td>NTSC</td>
<td>No pedestal</td>
</tr>
<tr>
<td>High (“1”)</td>
<td>Vertical Flip</td>
<td>Horizontal mirror</td>
<td>PAL</td>
<td>Pedestal</td>
</tr>
</tbody>
</table>
HOST COMMAND INTERFACE

The AP0100CS has a mechanism to write higher level commands, the Host Command Interface (HCI). Once a command has been written through the HCI, it will be executed by on chip firmware and the results are reported back. EEPROM or Flash memory is also available to store commands for later execution.

![Diagram of Interface Structure]

**Command Flow**

The host issues a command by writing (through the two wire interface) to the Command Register. All commands are encoded with bit 15 set, which automatically generates the ‘host command’ (doorbell) interrupt to the microprocessor.

Assuming initial conditions, the host first writes the command parameters (if any) to the Parameters Pool (in the Command Handler’s shared-variable page), then writes the command to Command Register. The firmware’s interrupt handler is invoked, which immediately copies the Command Register contents. The interrupt handler then signals the Command Handler task to process the command.

If the host wishes to determine the outcome of the command, it must poll the Command Register waiting for the doorbell bit to become cleared. This indicates that the firmware completed processing the command. The contents of the Command Register indicate the command’s result status. If the command generated response parameters, the host can now retrieve these from the Parameters Pool. The host must not write to the Parameters Pool, nor issue another command, until the previous command completes. This is true even if the host does not care about the result of the previous command. It is strongly recommended that the host tests that the doorbell bit is clear before issuing a command.

**Synchronous command flow**

The typical ‘flow’ for synchronous commands is:
1. The host issues a ‘request’ command to perform an operation.
2. The registered command handler is invoked, validates the command parameters, then performs the operation. The handler returns the command result status to indicate the result of the operation.
3. The host retrieves the command result value, and any associated command response parameters.

**Asynchronous command flow**

The typical ‘flow’ for asynchronous commands is:
1. The host issues a ‘request’ command to start an operation.
2. The registered command handler is invoked, validates and copies the command parameters, then signals a separate task to perform the operation. The handler returns the ENOERR return
value to indicate the command was acceptable and is in progress.
3. The host retrieves the command return value – if it is not ENOERR the host knows that the command was not accepted and is not in progress.
4. Subsequently, the host issues an appropriate ‘get status’ command to both poll whether the command has completed, and if so, retrieve any associated response parameters.
5. The registered command handler is invoked, determines the state of the command (via shared variables with the processing task), and returns either ‘EBUSY’ to indicate the command is still in progress, or it returns the result status of the command.
6. The host must re-issue the ‘get status’ command until it does not receive the EBUSY response.

Asynchronous commands exist to allow the Host to issue multiple commands to the various subsystems without having to wait for each command to complete. This prevents the host command interface from being blocked by a long-running command. Therefore, each asynchronous command has a “Get Status” (or similar) command to allow the Host to determine when the asynchronous command completes.

```python
def systemWaitReadyFollowingReset(numRetries=10):
    # API function: waits for the system to be ready following reset (or powerup)
    # - first wait for the doorbell bit to clear - this indicates that the device can accept host commands.
    # - then wait until the system has completed its configuration phase; the system is ready when the SYSMGR_GET_STATE command does not return EBUSY.
    # - note the time for the system to be ready is dependent upon the active system configuration mode.
    # - numRetries is the number of retries before timing-out
    # - returns result status code

    # Wait for doorbell bit to clear (indicates device can receive host commands)
    retries = numRetries
    while (0 != retries):
        if (reg.COMMAND_REGISTER.DOORBELL.uncached_value == 0): break  # ready to receive commands
        retries -= 1
    if (0 == retries):
        # device failed to respond in time
        return printError(ResultStatus.EIO, 'systemWaitReadyFollowingReset failed (doorbell failed to clear)')

    # Wait for the System Manager to complete the System Configuration phase
    retries = numRetries
    while (0 != retries):
        res, currentState = sysmgrGetState()
        if (ResultStatus.ENOERR == res): break  # we're done
        if (ResultStatus.EBUSY != res):
            return printError(res, 'systemWaitReadyFollowingReset failed (sysmgrGetState failed)')
        retries -= 1
    if (0 == retries):
        # device failed to respond in time
        return printError(ResultStatus.EAGAIN, 'systemWaitReadyFollowingReset failed (device busy)')

    return res
```

**START-UP HOST COMMAND LOCK-OUT**

The AP0100CS firmware implements an internal Host Command ‘lock’. At start-up, the firmware obtains this lock, which prevents the Host from successfully issuing a host command. All host commands will be rejected with EBUSY until the lock is freed.

The firmware releases the Host Command lock when it completes its start-up configuration processing. The time to do this is dependent upon the configuration mechanism. It is recommended that the Host poll the device with the System Manager Get State command until ENOERR is returned.

Once the host can send serial commands it should perform the following sequence.

1. POLL command_register[15] until it clears (This is called the doorbell bit).
2. Continuously issue the SYSMGR_GET_STATE command (0x8101) until the result status is not EBUSY

Below is some pseudocode that a host could use to implement the above sequence:
MULTITASKING

The AP0100CS firmware is multitasking; therefore note that it is possible for an internally requested command to be in-progress when the Host issues a command. In these circumstances, the Host command is immediately rejected with EBUSY. The Host should reissue the command after a short interval.

HOST COMMANDS

Overview

The AP0100CS supports a number of functional modules or processing subsystems. Each module or subsystem exposes commands to the host to control and configure its operation.

Command Parameters

Command parameters are written to the Parameters Pool shared-variables by the host prior to invoking the command. Similarly, any Command Response parameters are also written back to the Parameters Pool by the firmware.

Result Status Codes

Table 22 shows the result status codes that are written by the Command Handler to the Host Command register, in response to a command.

<table>
<thead>
<tr>
<th>Value</th>
<th>Mnemonic</th>
<th>Typical Interpretation – each command may re-interpret</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>ENOERR</td>
<td>No error – command was successful</td>
</tr>
<tr>
<td>0x01</td>
<td>ENOENT</td>
<td>No such entity</td>
</tr>
<tr>
<td>0x02</td>
<td>EINTR</td>
<td>Operation interrupted</td>
</tr>
<tr>
<td>0x03</td>
<td>EIO</td>
<td>I/O failure</td>
</tr>
<tr>
<td>0x04</td>
<td>E2BIG</td>
<td>Too big</td>
</tr>
<tr>
<td>0x05</td>
<td>EBADF</td>
<td>Bad file/handle</td>
</tr>
<tr>
<td>0x06</td>
<td>EAGAIN</td>
<td>Would–block, try again</td>
</tr>
<tr>
<td>0x07</td>
<td>ENOMEM</td>
<td>Not enough memory/resource</td>
</tr>
<tr>
<td>0x08</td>
<td>EACCES</td>
<td>Permission denied</td>
</tr>
<tr>
<td>0x09</td>
<td>EBUSY</td>
<td>Entity busy, cannot support operation</td>
</tr>
<tr>
<td>0x0A</td>
<td>EEXIST</td>
<td>Entity exists</td>
</tr>
<tr>
<td>0x0B</td>
<td>ENODEV</td>
<td>Device not found</td>
</tr>
<tr>
<td>0x0C</td>
<td>EINVAL</td>
<td>Invalid argument</td>
</tr>
<tr>
<td>0x0D</td>
<td>ENOSPC</td>
<td>no space/resource to complete</td>
</tr>
<tr>
<td>0x0E</td>
<td>ERANGE</td>
<td>parameter out–of–range</td>
</tr>
<tr>
<td>0x0F</td>
<td>ENOSYS</td>
<td>operation not supported</td>
</tr>
<tr>
<td>0x10</td>
<td>EALREADY</td>
<td>already requested/exists</td>
</tr>
</tbody>
</table>

6. Any unrecognized host commands will be immediately rejected by the Command Handler, with result status code ENOSYS.

SUMMARY OF HOST COMMANDS

Table 23 on page 35 through Table 34 on page 37 show summaries of the host commands. The commands are divided into the following sections:

- System Manager
- Overlay
- GPIO
- Flash Manager
- STE
- Sequencer
- Patch Loader
- Miscellaneous
- Calibration Stats

Following is a summary of the Host Interface commands. The description gives a quick orientation. The “Type” column shows if it is an asynchronous or synchronous command. For a complete list of all commands including parameters, consult the Host Command Interface Specification document.
### Table 23. SYSTEM MANAGER HOST COMMAND

<table>
<thead>
<tr>
<th>System Manager Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set state</td>
<td>0x8100</td>
<td>Asynchronous</td>
<td>Request the system enter a new state</td>
</tr>
<tr>
<td>Get state</td>
<td>0x8101</td>
<td>Synchronous</td>
<td>Get the current state of the system</td>
</tr>
<tr>
<td>Config Power Management</td>
<td>0x8102</td>
<td>Synchronous</td>
<td>Configures the power state of the system</td>
</tr>
</tbody>
</table>

### Table 24. OVERLAY HOST COMMANDS

<table>
<thead>
<tr>
<th>Overlay Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enable Overlay</td>
<td>0x8200</td>
<td>Synchronous</td>
<td>Enable or disable the overlay subsystem</td>
</tr>
<tr>
<td>Get Overlay State</td>
<td>0x8201</td>
<td>Synchronous</td>
<td>Retrieves the state of the overlay subsystem</td>
</tr>
<tr>
<td>Set Calibration</td>
<td>0x8202</td>
<td>Synchronous</td>
<td>Set the calibration offset</td>
</tr>
<tr>
<td>Set Bitmap Property</td>
<td>0x8203</td>
<td>Synchronous</td>
<td>Set a property of a bitmap</td>
</tr>
<tr>
<td>Get Bitmap Property</td>
<td>0x8204</td>
<td>Synchronous</td>
<td>Get a property of a bitmap</td>
</tr>
<tr>
<td>Set String Property</td>
<td>0x8205</td>
<td>Synchronous</td>
<td>Set a property of a character string</td>
</tr>
<tr>
<td>Load Buffer</td>
<td>0x8206</td>
<td>Asynchronous</td>
<td>Load an overlay buffer with a bitmap (from Flash)</td>
</tr>
<tr>
<td>Load Status</td>
<td>0x8207</td>
<td>Synchronous</td>
<td>Retrieve status of an active load buffer operation</td>
</tr>
<tr>
<td>Write Buffer</td>
<td>0x8208</td>
<td>Synchronous</td>
<td>Write directly to an overlay buffer</td>
</tr>
<tr>
<td>Read Buffer</td>
<td>0x8209</td>
<td>Synchronous</td>
<td>Read directly from an overlay buffer</td>
</tr>
<tr>
<td>Enable Layer</td>
<td>0x820A</td>
<td>Synchronous</td>
<td>Enable or disable an overlay layer</td>
</tr>
<tr>
<td>Get Layer Status</td>
<td>0x820B</td>
<td>Synchronous</td>
<td>Retrieve the status of an overlay layer</td>
</tr>
<tr>
<td>Set String</td>
<td>0x820C</td>
<td>Synchronous</td>
<td>Set the character string</td>
</tr>
<tr>
<td>Get String</td>
<td>0x820D</td>
<td>Synchronous</td>
<td>Get the current character string</td>
</tr>
<tr>
<td>Load String</td>
<td>0x820E</td>
<td>Asynchronous</td>
<td>Load a character string (from Flash)</td>
</tr>
</tbody>
</table>

### Table 25. STE MANAGER HOST COMMANDS

<table>
<thead>
<tr>
<th>STE Manager Host Commands</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Config</td>
<td>0x8310</td>
<td>Synchronous</td>
<td>Configure using the default NTSC or PAL configuration stored in ROM</td>
</tr>
<tr>
<td>Load Config</td>
<td>0x8311</td>
<td>Asynchronous</td>
<td>Load a configuration from SPI NVM to the configuration cache</td>
</tr>
<tr>
<td>Load Status</td>
<td>0x8312</td>
<td>Synchronous</td>
<td>Get status of a Load Config request</td>
</tr>
<tr>
<td>Write Config</td>
<td>0x8313</td>
<td>Synchronous</td>
<td>Write a configuration (via CCIS) to the configuration cache</td>
</tr>
</tbody>
</table>

### Table 26. GPIO HOST COMMANDS

<table>
<thead>
<tr>
<th>GPIO Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set GPIO Property</td>
<td>0x8400</td>
<td>Synchronous</td>
<td>Set a property of one or more GPIO pins</td>
</tr>
<tr>
<td>Get GPIO Property</td>
<td>0x8401</td>
<td>Synchronous</td>
<td>Retrieve a property of a GPIO pin</td>
</tr>
<tr>
<td>Set GPIO State</td>
<td>0x8402</td>
<td>Synchronous</td>
<td>Set the state of a GPIO pin or pins</td>
</tr>
<tr>
<td>Get GPIO State</td>
<td>0x8403</td>
<td>Synchronous</td>
<td>Get the state of a GPIO pin or pins</td>
</tr>
<tr>
<td>Set GPI Association</td>
<td>0x8404</td>
<td>Synchronous</td>
<td>Associate a GPI pin state with a Command Sequence stored in SPI NVM</td>
</tr>
<tr>
<td>Get GPI Association</td>
<td>0x8405</td>
<td>Synchronous</td>
<td>Retrieve a GPIO pin association</td>
</tr>
</tbody>
</table>
### Table 27. FLASH MANAGER HOST COMMAND

<table>
<thead>
<tr>
<th>Flash Mgr Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Get Lock</td>
<td>0x8500</td>
<td>Asynchronous</td>
<td>Request the Flash Manager access lock</td>
</tr>
<tr>
<td>Lock Status</td>
<td>0x8501</td>
<td>Synchronous</td>
<td>Retrieve the status of the access lock request</td>
</tr>
<tr>
<td>Release Lock</td>
<td>0x8502</td>
<td>Synchronous</td>
<td>Release the Flash Manager access lock</td>
</tr>
<tr>
<td>Config</td>
<td>0x8503</td>
<td>Synchronous</td>
<td>Configure the Flash Manager and underlying SPI NVM subsystem</td>
</tr>
<tr>
<td>Read</td>
<td>0x8504</td>
<td>Asynchronous</td>
<td>Read data from the SPI NVM</td>
</tr>
<tr>
<td>Write</td>
<td>0x8505</td>
<td>Asynchronous</td>
<td>Write data to the SPI NVM</td>
</tr>
<tr>
<td>Erase Block</td>
<td>0x8506</td>
<td>Asynchronous</td>
<td>Erase a block of data from the SPI NVM</td>
</tr>
<tr>
<td>Erase Device</td>
<td>0x8507</td>
<td>Asynchronous</td>
<td>Erase the SPI NVM device</td>
</tr>
<tr>
<td>Query Device</td>
<td>0x8508</td>
<td>Asynchronous</td>
<td>Query device–specific information</td>
</tr>
<tr>
<td>Status</td>
<td>0x8509</td>
<td>Synchronous</td>
<td>Obtain status of current asynchronous operation</td>
</tr>
<tr>
<td>Config Device</td>
<td>0x850A</td>
<td>Synchronous</td>
<td>Configure the attached SPI NVM device</td>
</tr>
</tbody>
</table>

### Table 28. SEQUENCER HOST COMMAND

<table>
<thead>
<tr>
<th>Sequencer Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Refresh</td>
<td>0x8606</td>
<td>Asynchronous</td>
<td>Refresh the automatic image processing algorithm configuration</td>
</tr>
<tr>
<td>Refresh Status</td>
<td>0x8607</td>
<td>Synchronous</td>
<td>Retrieve the status of the last Refresh operation</td>
</tr>
</tbody>
</table>

### Table 29. PATCH LOADER HOST COMMAND

<table>
<thead>
<tr>
<th>Sequencer Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Load Patch</td>
<td>0x8700</td>
<td>Asynchronous</td>
<td>Load a patch from SPI NVM and automatically apply</td>
</tr>
<tr>
<td>Status</td>
<td>0x8701</td>
<td>Synchronous</td>
<td>Get status of an active Load Patch or Apply Patch request</td>
</tr>
<tr>
<td>Apply Patch</td>
<td>0x8702</td>
<td>Asynchronous</td>
<td>Apply a patch (already located in Patch RAM)</td>
</tr>
<tr>
<td>Reserve RAM</td>
<td>0x8706</td>
<td>Synchronous</td>
<td>Reserve RAM to contain a patch</td>
</tr>
</tbody>
</table>

### Table 30. MISCELLANEOUS HOST COMMAND

<table>
<thead>
<tr>
<th>Miscellaneous Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Invoke Command Seq</td>
<td>0x8900</td>
<td>Synchronous</td>
<td>Invoke a sequence of commands stored in SPI NVM</td>
</tr>
<tr>
<td>Config Command Seq Processor</td>
<td>0x8901</td>
<td>Synchronous</td>
<td>Configures the Command Sequence processor</td>
</tr>
<tr>
<td>Wait for Event</td>
<td>0x8902</td>
<td>Synchronous</td>
<td>Wait for a system event to be signalled</td>
</tr>
</tbody>
</table>

### Table 31. CALIBRATION STATS HOST COMMANDS

<table>
<thead>
<tr>
<th>Calibration Stats Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Calib Stats Control</td>
<td>0x8B00</td>
<td>Asynchronous</td>
<td>Start statistics gathering</td>
</tr>
<tr>
<td>Calib Stats Read</td>
<td>0x8B01</td>
<td>Synchronous</td>
<td>Read the results back</td>
</tr>
</tbody>
</table>
Table 32. EVENT MONITOR HOST COMMANDS

<table>
<thead>
<tr>
<th>Event Monitor Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Event Monitor Set Association</td>
<td>0x8C00</td>
<td>Synchronous</td>
<td>Associate an system event with a Command Sequence stored in NVM</td>
</tr>
<tr>
<td>Event Monitor Get Association</td>
<td>0x8C01</td>
<td>Synchronous</td>
<td>Retrieve an event association</td>
</tr>
</tbody>
</table>

Table 33. CCI MANAGER HOST COMMAND

<table>
<thead>
<tr>
<th>CCI Manager Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Get Lock</td>
<td>0x8D00</td>
<td>Asynchronous</td>
<td>Request the CCI Manager access lock</td>
</tr>
<tr>
<td>Lock Status</td>
<td>0x8D01</td>
<td>Synchronous</td>
<td>Retrieve the status of the access lock request</td>
</tr>
<tr>
<td>Release Lock</td>
<td>0x8D02</td>
<td>Synchronous</td>
<td>Release the CCI Manager access lock</td>
</tr>
<tr>
<td>Config</td>
<td>0x8D03</td>
<td>Synchronous</td>
<td>Release the CCI Manager access lock</td>
</tr>
<tr>
<td>Set Device</td>
<td>0x8D04</td>
<td>Synchronous</td>
<td>Set the target CCI device address</td>
</tr>
<tr>
<td>Read</td>
<td>0x8D05</td>
<td>Asynchronous</td>
<td>Read one or more bytes from a 16–bit address</td>
</tr>
<tr>
<td>Write</td>
<td>0x8D06</td>
<td>Asynchronous</td>
<td>Write one or more bytes to a 16–bit address</td>
</tr>
<tr>
<td>Write Bitfield</td>
<td>0x8D07</td>
<td>Asynchronous</td>
<td>Read–modify–write 16–bit data to a 16–bit address</td>
</tr>
<tr>
<td>CCI Status</td>
<td>0x8D08</td>
<td>Synchronous</td>
<td>Obtain status of current asynchronous operation</td>
</tr>
</tbody>
</table>

Table 34. SENSOR MANAGER HOST COMMAND

<table>
<thead>
<tr>
<th>Sensor Manager Host Command</th>
<th>Value</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Discover Sensor</td>
<td>0x8E00</td>
<td>Synchronous</td>
<td>Discover sensor</td>
</tr>
<tr>
<td>Initialize Sensor</td>
<td>0x8E01</td>
<td>Synchronous</td>
<td>Initialize attached sensor</td>
</tr>
</tbody>
</table>

USAGE MODES

How a camera based on the AP0100CS will be configured depends on what features are used. In the simplest case, an AP0100CS operating in Auto–Config mode with no customized settings might be sufficient. A back–up camera with dynamic input from the steering system will require a µC with a system bus interface. Flash sizes vary depending on the register and firmware data being transferred—somewhere between 1 KB to 16 MB. The two–wire bus is adequate since only highlevel commands are used.

In the simplest case no EEPROM or Flash memory or µC is required, as shown in Figure 36. This is truly a single chip operation.

Figure 36. Auto–Config Mode

The AP0100CS can be configured by a serial EEPROM or Flash through the SPI Interface.
In this configuration all settings are communicated to the AP0100CS and sensor through the microcontroller.

Caution: Stresses greater than those listed in Table 35 may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### Table 35. ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Digital power (1.8 V)</td>
<td>−0.3 – 4.95 V</td>
<td>V</td>
</tr>
<tr>
<td>Host I/O power (2.5 V, 3.3 V)</td>
<td>2.25 – 5.4 V</td>
<td>V</td>
</tr>
<tr>
<td>Sensor I/O power (1.8 V, 2.8 V)</td>
<td>1.7 – 5.4 V</td>
<td>V</td>
</tr>
<tr>
<td>Digital DAC power</td>
<td>1.1 – 2.5 V</td>
<td>V</td>
</tr>
<tr>
<td>PLL power</td>
<td>1.1 – 2.5 V</td>
<td>V</td>
</tr>
<tr>
<td>Digital core power</td>
<td>1.1 – 2.5 V</td>
<td>V</td>
</tr>
<tr>
<td>OTPM power (2.5 V, 3.3 V)</td>
<td>2.25 – 5.4 V</td>
<td>V</td>
</tr>
<tr>
<td>DC Input Voltage</td>
<td>−0.3 – $V_{DDIO_+} + 0.3$ V</td>
<td>V</td>
</tr>
<tr>
<td>DC Output Voltage</td>
<td>−0.3 – $V_{DDIO_+} + 0.3$ V</td>
<td>V</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>−50 – 150 °C</td>
<td>°C</td>
</tr>
</tbody>
</table>
### Table 36. ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply input to on-chip regulator (VDD_REG)</td>
<td>1.62</td>
<td>1.8</td>
<td>1.98</td>
<td>V</td>
</tr>
<tr>
<td>Host IO voltage (VDDIO_H)</td>
<td>2.25</td>
<td>2.5/3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>Sensor IO voltage (VDDIO_S)</td>
<td>1.7</td>
<td>1.8/2.8</td>
<td>3.1</td>
<td>V</td>
</tr>
<tr>
<td>Core voltage (VDD)</td>
<td>1.08</td>
<td>1.2</td>
<td>1.32</td>
<td>V</td>
</tr>
<tr>
<td>PLL voltage (VDD_PLL)</td>
<td>1.08</td>
<td>1.2</td>
<td>1.32</td>
<td>V</td>
</tr>
<tr>
<td>DAC digital voltage (VDD_DDAC)</td>
<td>1.08</td>
<td>1.2</td>
<td>1.32</td>
<td>V</td>
</tr>
<tr>
<td>DAC analog voltage (VDDA_DAC)</td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>HiSPI PHY voltage (VDD_PHY)</td>
<td>2.3</td>
<td>2.8</td>
<td>3.1</td>
<td>V</td>
</tr>
<tr>
<td>OTPM power supply (VDDIO_OTPM)</td>
<td>2.25</td>
<td>2.5/3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>Functional operating temperature (ambient – TA)</td>
<td>−30</td>
<td></td>
<td>70</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature</td>
<td>−55</td>
<td></td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

### Table 37. AC ELECTRICAL CHARACTERISTICS

Default Setup Conditions: fEXTCLK = 27 MHz, VDDIO_H = VDD_OTPM = 2.8 V, VDD_REG = VDDIO_S = 1.8 V, VDDA_DAC = 3.3 V, VDD_DAC = 1.2 V, TA = 25 °C unless otherwise stated

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>fEXTCLK</td>
<td>External clock frequency (Note 7)</td>
<td></td>
<td>6</td>
<td>30</td>
<td>MHz</td>
<td></td>
</tr>
<tr>
<td>tR</td>
<td>External input clock rise time (Note 8)</td>
<td></td>
<td>−2</td>
<td>5</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>tF</td>
<td>External input clock fall time (Note 8)</td>
<td></td>
<td>−2</td>
<td>5</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>DEXTCLK</td>
<td>External input clock duty cycle</td>
<td></td>
<td>40</td>
<td>50</td>
<td>60</td>
<td>%</td>
</tr>
<tr>
<td>tJITTER</td>
<td>External input clock jitter</td>
<td></td>
<td>−500</td>
<td></td>
<td>ps</td>
<td></td>
</tr>
<tr>
<td>fPIXCLK</td>
<td>Pixel clock frequency (one–clock/pixel)</td>
<td></td>
<td>6</td>
<td>−</td>
<td>74.125</td>
<td>MHz</td>
</tr>
<tr>
<td>tRPIXCLK</td>
<td>Pixel clock rise time (10–90%)</td>
<td>CLOAD = 35 pF</td>
<td>−</td>
<td>2</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>tFPIXCLK</td>
<td>Pixel clock fall time (10–90%)</td>
<td>CLOAD = 35 pF</td>
<td>−</td>
<td>2</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>tPD</td>
<td>PIXCLK to data valid</td>
<td></td>
<td>−</td>
<td>1</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>tPFH</td>
<td>PIXCLK to FV HIGH</td>
<td></td>
<td>−</td>
<td>1</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>tPLH</td>
<td>PIXCLK to LV HIGH</td>
<td></td>
<td>−</td>
<td>1</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>tPFL</td>
<td>PIXCLK to FV LOW</td>
<td></td>
<td>−</td>
<td>1</td>
<td>5</td>
<td>ns</td>
</tr>
<tr>
<td>tPLL</td>
<td>PIXCLK to LV LOW</td>
<td></td>
<td>−</td>
<td>1</td>
<td>5</td>
<td>ns</td>
</tr>
</tbody>
</table>

7. VIH/VIL restrictions apply.
8. This is applicable only a when the PLL is bypassed. When the PLL is being used then the user should ensure that VIH/VIL is met.

### Table 38. DC ELECTRICAL CHARACTERISTICS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_H</td>
<td>Input HIGH voltage (Note 9)</td>
<td>VDDIO_H or VDDIO_S*0.8</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_L</td>
<td>Input LOW voltage (Note 9)</td>
<td>VDDIO_H or VDDIO_S*0.2</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>I_N</td>
<td>Input leakage current (Note 10)</td>
<td>V_N = 0 V or V_N = VDDIO_H or VDDIO_S</td>
<td>10</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>V_OH</td>
<td>Output HIGH voltage</td>
<td>VDDIO_H or VDDIO_S*0.8</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_ML</td>
<td>Output LOW voltage</td>
<td>VDDIO_H or VDDIO_S*0.2</td>
<td>V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

9. V_L and V_H have min/max limitations specified by absolute ratings.
10. Excludes pins that have internal PU resistors.

---

www.onsemi.com
Table 39. VIDEO DAC ELECTRICAL CHARACTERISTICS
Default Setup Conditions: \( f_{\text{EXTCLK}} = 27 \text{ MHz} \), \( V_{\text{DDIO_H}} = V_{\text{DD_OTPM}} = 2.8 \text{ V} \), \( V_{\text{DD_REG}} = V_{\text{DDIO_S}} = 1.8 \text{ V} \), \( V_{\text{DD_A_DAC}} = 3.3 \text{ V} \), \( V_{\text{DD_DAC}} = 1.2 \text{ V} \), \( T_A = 25^\circ \text{C} \) unless otherwise stated

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC Accuracy</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Differential Nonlinearity</td>
<td>DNL</td>
<td>+1</td>
<td></td>
<td></td>
<td>LSB</td>
<td></td>
</tr>
<tr>
<td>Integral Nonlinearity</td>
<td>INL</td>
<td>+3</td>
<td></td>
<td></td>
<td>LSB</td>
<td></td>
</tr>
<tr>
<td>Load Capacitance</td>
<td>CLOAD</td>
<td>10</td>
<td></td>
<td></td>
<td>pF</td>
<td>At maximum output current</td>
</tr>
<tr>
<td>Offset Error</td>
<td>OER</td>
<td>+1</td>
<td></td>
<td></td>
<td>% FS</td>
<td>For differential output only</td>
</tr>
<tr>
<td>Gain Error</td>
<td>DGER</td>
<td>+2</td>
<td></td>
<td></td>
<td>% FS</td>
<td></td>
</tr>
<tr>
<td>Absolute Gain Error</td>
<td>GER</td>
<td>+5</td>
<td></td>
<td></td>
<td>% FS</td>
<td></td>
</tr>
</tbody>
</table>

Table 40. FRAME_SYNC (INTERLACED OPERATION) PARAMETERS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Name</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( T_{\text{FRAME_SYNC}} )</td>
<td>( T_{\text{FRAME_SYNC}} )</td>
<td></td>
<td>3</td>
<td></td>
<td></td>
<td>( \text{EXTCLK cycles} )</td>
</tr>
<tr>
<td>( T_{\text{RESYNC}} )</td>
<td>( T_{\text{RESYNC}} )</td>
<td>NTSC</td>
<td>100</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>( T_{\text{RESYNC}} )</td>
<td>( T_{\text{RESYNC}} )</td>
<td>PAL</td>
<td>120</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
</tbody>
</table>

Figure 40. Frame_Sync (Interlaced Operation) Diagram

Figure 41. Frame_Sync (Progressive Operation) Diagram
### Table 41. TRIGGER TIMING

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Name</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>FRAME_SYNC to FV_OUT</td>
<td>tFRMSYNC_FVH</td>
<td>8 lines + exposure time + sensor delay</td>
<td>–</td>
<td>–</td>
<td>9</td>
<td>ns</td>
</tr>
<tr>
<td>FRAME_SYNC to TRIGGER_OUT</td>
<td>tTRIGGER_PROP</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>9</td>
<td>ns</td>
</tr>
<tr>
<td>FRAME_SYNC</td>
<td>tFRAMESYNC</td>
<td>3</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>EXTCLK cycles</td>
</tr>
</tbody>
</table>

### NTSC Signal Parameters

### Table 42. NTSC SIGNAL PARAMETERS

Default Setup Conditions: f\text{EXTCLK}=27\,\text{MHz}, \text{VDD}_{\text{REG}}=1.8\,\text{V}, \text{VDD}_{\text{IO}}=1.8\,\text{V}, \text{VDDA}_{\text{DAC}}=3.3\,\text{V}, \text{VDDIO}_{\text{OPM}}=2.5\,\text{V}, \text{VDD}_{\text{PHY}}=2.5\,\text{V}

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Line Frequency</td>
<td>15734.25</td>
<td>15734.27</td>
<td>15734.28</td>
<td>Hz</td>
</tr>
<tr>
<td>Field Frequency</td>
<td>59.94</td>
<td>59.94</td>
<td>59.94</td>
<td>Hz</td>
</tr>
<tr>
<td>Sync Rise Time</td>
<td>111</td>
<td>148</td>
<td>222</td>
<td>ns</td>
</tr>
<tr>
<td>Sync Fall Time</td>
<td>111</td>
<td>148</td>
<td>222</td>
<td>ns</td>
</tr>
<tr>
<td>Sync Width</td>
<td>4.60</td>
<td>4.74</td>
<td>4.80</td>
<td>(\mu\text{s})</td>
</tr>
<tr>
<td>Sync Level (Note 12)</td>
<td>39</td>
<td>40</td>
<td>41</td>
<td>IRE</td>
</tr>
<tr>
<td>Burst Level (Note 12)</td>
<td>36</td>
<td>40</td>
<td>44</td>
<td>IRE</td>
</tr>
<tr>
<td>Sync to Setup (with pedestal off)</td>
<td>9.2</td>
<td>9.5</td>
<td>10.3</td>
<td>(\mu\text{s})</td>
</tr>
<tr>
<td>Sync to Burst Start</td>
<td>4.71</td>
<td>5.3</td>
<td>5.71</td>
<td>(\mu\text{s})</td>
</tr>
<tr>
<td>Front Porch (Note 11,12,13)</td>
<td>1.27</td>
<td>1.7</td>
<td>2.22</td>
<td>(\mu\text{s})</td>
</tr>
<tr>
<td>Black Level (Note 11,12,13)</td>
<td>5</td>
<td>7.5</td>
<td>10</td>
<td>IRE</td>
</tr>
<tr>
<td>White Level (Note 11,12,13)</td>
<td>90</td>
<td>100</td>
<td>110</td>
<td>IRE</td>
</tr>
</tbody>
</table>

11. Black and white levels are referenced to the blanking level.
12. NTSC convention standardized by the IRE (1 IRE = 7.14 \text{mV}).
13. DAC ref = 3.74\,\text{k}\Omega, load = 37.5\,\Omega
Figure 42. Video Timing

Table 43. VIDEO TIMING: SPECIFICATION FROM REC. ITU−R BT.470

<table>
<thead>
<tr>
<th>Signal</th>
<th>NTSC 27 MHz</th>
<th>PAL 27 MHz</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>63.556</td>
<td>64.00</td>
<td>µs</td>
</tr>
<tr>
<td>B</td>
<td>4.71 to 5.71</td>
<td>5.60±0.10</td>
<td>µs</td>
</tr>
<tr>
<td>C</td>
<td>2.23 to 3.11</td>
<td>2.25±0.23</td>
<td>µs</td>
</tr>
<tr>
<td>D</td>
<td>9.20 to 10.30</td>
<td>10.20±0.30</td>
<td>µs</td>
</tr>
<tr>
<td>E</td>
<td>2.655±0.20</td>
<td>52±0/−0.3</td>
<td>µs</td>
</tr>
<tr>
<td>F</td>
<td>1.27 to 2.22</td>
<td>1.5±0.3/−0.0</td>
<td>µs</td>
</tr>
<tr>
<td>G</td>
<td>4.70±0.10</td>
<td>4.70±0.20</td>
<td>µs</td>
</tr>
<tr>
<td>H</td>
<td>≤0.25</td>
<td>0.20±0.10</td>
<td>µs</td>
</tr>
</tbody>
</table>

Figure 42. Video Timing

Table 43. VIDEO TIMING: SPECIFICATION FROM REC. ITU−R BT.470

<table>
<thead>
<tr>
<th>Signal</th>
<th>NTSC 27 MHz</th>
<th>PAL 27 MHz</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>63.556</td>
<td>64.00</td>
<td>µs</td>
</tr>
<tr>
<td>B</td>
<td>4.71 to 5.71</td>
<td>5.60±0.10</td>
<td>µs</td>
</tr>
<tr>
<td>C</td>
<td>2.23 to 3.11</td>
<td>2.25±0.23</td>
<td>µs</td>
</tr>
<tr>
<td>D</td>
<td>9.20 to 10.30</td>
<td>10.20±0.30</td>
<td>µs</td>
</tr>
<tr>
<td>E</td>
<td>2.655±0.20</td>
<td>52±0/−0.3</td>
<td>µs</td>
</tr>
<tr>
<td>F</td>
<td>1.27 to 2.22</td>
<td>1.5±0.3/−0.0</td>
<td>µs</td>
</tr>
<tr>
<td>G</td>
<td>4.70±0.10</td>
<td>4.70±0.20</td>
<td>µs</td>
</tr>
<tr>
<td>H</td>
<td>≤0.25</td>
<td>0.20±0.10</td>
<td>µs</td>
</tr>
</tbody>
</table>
Table 44. EQUALIZING PULSE: SPECIFICATION FROM REC. ITU–R BT.470

<table>
<thead>
<tr>
<th>Signal</th>
<th>NTSC 27 MHz</th>
<th>PAL 27 MHz</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>I H/2 Period</td>
<td>31.778</td>
<td>32.00</td>
<td>µs</td>
</tr>
<tr>
<td>J Pulse width</td>
<td>2.30±0.10</td>
<td>2.35±0.10</td>
<td>µs</td>
</tr>
<tr>
<td>K Pulse rising / falling edge</td>
<td>≤0.25</td>
<td>0.25±0.05</td>
<td>µs</td>
</tr>
<tr>
<td>L Signal to pulse</td>
<td>1.50±0.10</td>
<td>3.0±2.0</td>
<td>µs</td>
</tr>
</tbody>
</table>
Table 45. V PULSE: SPECIFICATION FROM REC. ITU-R BT.470

<table>
<thead>
<tr>
<th>Signal</th>
<th>NTSC 27 MHz</th>
<th>PAL 27 MHz</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>M</td>
<td>H/2 Period</td>
<td>31.778</td>
<td>32.00</td>
</tr>
<tr>
<td>N</td>
<td>Pulse width</td>
<td>27.10 (nominal)</td>
<td>2.35±0.10</td>
</tr>
<tr>
<td>O</td>
<td>V pulse interval</td>
<td>4.70±0.10</td>
<td>0.25±0.05</td>
</tr>
<tr>
<td>P</td>
<td>Pulse rising/falling edge</td>
<td>≤0.25</td>
<td>3.0±2.0</td>
</tr>
</tbody>
</table>

Table 46. STANDBY CURRENT CONSUMPTION

Default Setup Conditions: \( f_{\text{EXTCLK}} = 27 \text{ MHz} \), \( V_{\text{DD, REG}} = 1.8 \text{ V} \), \( V_{\text{DDIO}_H} \) not included in measurement, \( V_{\text{DDIO}_S} = 1.8 \text{ V} \), \( V_{\text{DDA}_{DAC}} = 3.3 \text{ V} \), \( V_{\text{DDIO}_{OTPM}} = 2.5 \text{ V} \), \( V_{\text{DD, PHY}} = 2.5 \text{ V} \), \( T_A = 70^\circ \text{C} \) unless otherwise stated.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Signal</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total standby current when asserting the STANDBY signal</td>
<td>( f_{\text{EXTCLK}} = 27 \text{ MHz} )</td>
<td>3.2</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Total standby current</td>
<td>( f_{\text{EXTCLK}} = 27 \text{ MHz} )</td>
<td>3.5</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>7.6</td>
<td>mW</td>
<td></td>
</tr>
</tbody>
</table>
### Table 47. OPERATING CURRENT CONSUMPTION
Default Setup Conditions: $f_{EXTCLK} = 27$ MHz, $V_{DD, REG} = 1.8$ V; $V_{DDIO, H}$ not included in measurement
$V_{DDIO, S} = 1.8$ V, $V_{DDA, DAC} = 3.3$ V, $V_{DDIO, OTPM} = 2.5$ V, $V_{DD, PHY} = 2.5$ V, $T_A = 70^\circ$C unless otherwise stated

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD, REG}$</td>
<td></td>
<td>1.62</td>
<td>1.8</td>
<td>1.98</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDIO, H} = 2.5$ V</td>
<td></td>
<td>2.25</td>
<td>2.5</td>
<td>2.75</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDIO, H} = 3.3$ V</td>
<td></td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDIO, S} = 1.8$ V</td>
<td></td>
<td>1.7</td>
<td>1.8</td>
<td>1.9</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDIO, S} = 2.8$ V</td>
<td></td>
<td>2.5</td>
<td>2.8</td>
<td>3.1</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDIO, OTPM} = 2.5$ V</td>
<td></td>
<td>2.25</td>
<td>2.5</td>
<td>2.75</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDIO, OTPM} = 3.3$ V</td>
<td></td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDA, DAC}$</td>
<td></td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DD, PHY}$</td>
<td></td>
<td>2.3</td>
<td>2.8</td>
<td>3.1</td>
<td>V</td>
</tr>
<tr>
<td>$I_{DD, REG}$</td>
<td>NTSC HiSPI 12-bit</td>
<td>63.7</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC HiSPI 14-bit</td>
<td>63.6</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC</td>
<td>64.1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>PAL</td>
<td>59.5</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{DDIO, S}$</td>
<td>NTSC HiSPI 12-bit</td>
<td>3.2</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC HiSPI 14-bit</td>
<td>3.2</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC</td>
<td>3.3</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>PAL</td>
<td>3.3</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{DDIO, OTPM}$</td>
<td>NTSC HiSPI 12-bit</td>
<td>0.1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC HiSPI 14-bit</td>
<td>0.1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC</td>
<td>0.1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>PAL</td>
<td>0.1</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{DDA, DAC}$</td>
<td>NTSC HiSPI 12-bit</td>
<td>1.2</td>
<td>19.54</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC HiSPI 14-bit</td>
<td>1.2</td>
<td>19.54</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC</td>
<td>1.2</td>
<td>19.54</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>PAL</td>
<td>1.2</td>
<td>19.54</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>$I_{DD, PHY}$</td>
<td>NTSC HiSPI 12-bit</td>
<td>0.3</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC HiSPI 14-bit</td>
<td>0.3</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>NTSC</td>
<td>0.0</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>PAL</td>
<td>0.0</td>
<td></td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Total power consumption</td>
<td>NTSC HiSPI 12-bit</td>
<td>185.66</td>
<td></td>
<td></td>
<td>mW</td>
</tr>
<tr>
<td></td>
<td>NTSC HiSPI 14-bit</td>
<td>185.56</td>
<td></td>
<td></td>
<td>mW</td>
</tr>
<tr>
<td></td>
<td>NTSC</td>
<td>185.56</td>
<td></td>
<td></td>
<td>mW</td>
</tr>
<tr>
<td></td>
<td>PAL</td>
<td>177.46</td>
<td></td>
<td></td>
<td>mW</td>
</tr>
</tbody>
</table>

14. $R_{DAC, POS} = 75$ $\Omega$, $R_{DAC, NEG} = 37.5$ $\Omega$, $R_{DAC, REF} = 3.74$ $k\Omega$
15. Current in single ended mode. When in differential mode the current will be 37.9 mA
Table 48. INRUSH CURRENT

<table>
<thead>
<tr>
<th>Supply</th>
<th>Voltage</th>
<th>Max Current (mA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>( AV_{DD} )</td>
<td>1.8</td>
<td>240</td>
</tr>
<tr>
<td>( V_{DDIO_H} )</td>
<td>2.5/3.3</td>
<td>260</td>
</tr>
<tr>
<td>( V_{DDIO_S} )</td>
<td>1.8</td>
<td>15</td>
</tr>
<tr>
<td>( V_{DDIO_S} )</td>
<td>2.8</td>
<td>55</td>
</tr>
<tr>
<td>( V_{DDA_DAC} )</td>
<td>3.3</td>
<td>270</td>
</tr>
<tr>
<td>( V_{DDIO_OTPM} )</td>
<td>2.5/3.3</td>
<td>180</td>
</tr>
</tbody>
</table>

TWO–WIRE SERIAL REGISTER INTERFACE

The electrical characteristics of the two–wire serial register interface (SCLK, SDATA) are shown in Figure 45 and Table 49.

![Two Wire Serial Bus Timing Parameters](image)

**Table 45. Slave Two Wire Serial Bus Timing Parameters (CCIS)**

**Table 49. SLAVE TWO–WIRE SERIAL BUS CHARACTERISTICS (CCIS)**

Default Setup Conditions: \( f_{EXTCLK} = 27 \text{ MHz} \), \( V_{DDIO\_H} = V_{DD\_OTPM} = 2.8 \text{ V}, V_{DD\_REG} = V_{DDIO\_S} = 1.8 \text{ V}, T_A = 25^\circ \text{C} \) unless otherwise stated

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Standard–Mode</th>
<th>Fast–Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCLK Clock Frequency</td>
<td>( f_{SCL} )</td>
<td>0</td>
<td>400</td>
</tr>
<tr>
<td>Hold time (repeated) START condition</td>
<td>( t_{HD_STA} )</td>
<td>4.0</td>
<td>0.6</td>
</tr>
<tr>
<td>After this period, the first clock pulse is generated</td>
<td>( t_{LOW} )</td>
<td>4.7</td>
<td>1.3</td>
</tr>
<tr>
<td>LOW period of the SCLK clock</td>
<td>( t_{HIGH} )</td>
<td>4.0</td>
<td>0.6</td>
</tr>
<tr>
<td>HIGH period of the SCLK clock</td>
<td>( t_{SU_STA} )</td>
<td>4.7</td>
<td>0.6</td>
</tr>
<tr>
<td>Set–up time for a repeated START condition</td>
<td>( t_{SU_DAT} )</td>
<td>250</td>
<td>0</td>
</tr>
<tr>
<td>Data hold time</td>
<td>( t_{HD_DAT} )</td>
<td>0</td>
<td>3.45</td>
</tr>
<tr>
<td>Data set–up time</td>
<td>( t_{SU_DAT} )</td>
<td>250</td>
<td>100</td>
</tr>
<tr>
<td>Rise time of both SDATA and SCLK signals (10–90%)</td>
<td>( t_r )</td>
<td>–</td>
<td>1000</td>
</tr>
<tr>
<td>Fall time of both SDATA and SCLK signals (10–90%)</td>
<td>( t_f )</td>
<td>–</td>
<td>300</td>
</tr>
<tr>
<td>Set–up time for STOP condition</td>
<td>( t_{SU_STO} )</td>
<td>4.0</td>
<td>0.6</td>
</tr>
<tr>
<td>Bus free time between a STOP and START condition</td>
<td>( t_{BUF} )</td>
<td>4.7</td>
<td>1.3</td>
</tr>
<tr>
<td>Capacitive load for each bus line</td>
<td>( C_b )</td>
<td>–</td>
<td>400</td>
</tr>
<tr>
<td>Serial interface input pin capacitance</td>
<td>( C_{IN_SI} )</td>
<td>–</td>
<td>3.3</td>
</tr>
</tbody>
</table>
Table 49. SLAVE TWO–WIRE SERIAL BUS CHARACTERISTICS (CCIS) (continued)

Default Setup Conditions: $f_{\text{EXTCLK}} = 27 \, \text{MHz}$, $V_{\text{DDIO_H}} = V_{\text{DD_OTPM}} = 2.8 \, \text{V}$, $V_{\text{DD_REG}} = V_{\text{DDIO_S}} = 1.8 \, \text{V}$, $T_A = 25^\circ \text{C}$ unless otherwise stated

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Standard–Mode</th>
<th>Fast–Mode</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$S_{\text{DATA}}$ max load capacitance</td>
<td>$C_{\text{LOAD SD}}$</td>
<td>–</td>
<td>30</td>
<td>–</td>
</tr>
<tr>
<td>$S_{\text{DATA}}$ pull–up resistor</td>
<td>$R_{SD}$</td>
<td>1.5</td>
<td>4.7</td>
<td>1.5</td>
</tr>
</tbody>
</table>

16. All values referred to $V_{\text{IHmin}} = 0.9 \, V_{\text{DD}}$ and $V_{\text{ILmax}} = 0.1 \, V_{\text{DD}}$ levels. $f_{\text{EXTCLK}} = 27 \, \text{MHz}$.
17. A device must internally provide a hold time of at least 300 ns for the $S_{\text{DATA}}$ signal to bridge the undefined region of the falling edge of $S_{\text{CLK}}$.
18. The maximum $t_{\text{HD,STA}}$ has only to be met if the device does not stretch the LOW period ($t_{\text{LOW}}$) of the $S_{\text{CLK}}$ signal.
19. $C_b = $ total capacitance of one bus line in pF.

The electrical characteristics of the two–wire serial register interface ($S_{\text{CLK}}, S_{\text{DATA}}$) are shown in Figure 46 and Table 50.

Figure 46. Master Two Wire Serial Bus Timing Parameters (CCIS)

Table 50. MASTER TWO–WIRE SERIAL BUS CHARACTERISTICS (CCIM)

Default Setup Conditions: $f_{\text{EXTCLK}} = 27 \, \text{MHz}$, $V_{\text{DDIO_H}} = V_{\text{DD_OTPM}} = 2.8 \, \text{V}$, $V_{\text{DD_REG}} = V_{\text{DDIO_S}} = 1.8 \, \text{V}$, $V_{\text{DDA_DAC}} = 3.3 \, \text{V}$, $V_{\text{DD_DAC}} = 1.2 \, \text{V}$, $T_A = 25^\circ \text{C}$ unless otherwise stated

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Standard–Mode</th>
<th>Fast–Mode</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$M_{\text{SCLK}}$ Clock Frequency</td>
<td>$f_{\text{SCL}}$</td>
<td>0</td>
<td>100</td>
<td>0</td>
</tr>
<tr>
<td>Hold time (repeated) START condition</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>After this period, the first clock pulse is generated</td>
<td>$t_{\text{HD,STA}}$</td>
<td>4.0</td>
<td>–</td>
<td>0.6</td>
</tr>
<tr>
<td>LOW period of the $M_{\text{SCLK}}$ clock</td>
<td>$t_{\text{LOW}}$</td>
<td>4.7</td>
<td>–</td>
<td>1.2</td>
</tr>
<tr>
<td>HIGH period of the $M_{\text{SCLK}}$ clock</td>
<td>$t_{\text{HIGH}}$</td>
<td>4.0</td>
<td>–</td>
<td>0.6</td>
</tr>
<tr>
<td>Set–up time for a repeated START condition</td>
<td>$t_{\text{SU,STA}}$</td>
<td>4.7</td>
<td>–</td>
<td>0.6</td>
</tr>
<tr>
<td>Data hold time</td>
<td>$t_{\text{HD,DAT}}$</td>
<td>0 (Note 21)</td>
<td>3.45 (Note 22)</td>
<td>0</td>
</tr>
<tr>
<td>Data set–up time</td>
<td>$t_{\text{SU,DAT}}$</td>
<td>250</td>
<td>–</td>
<td>100</td>
</tr>
<tr>
<td>Rise time of both $M_{\text{SDATA}}$ and $M_{\text{SCLK}}$ signals (10–90%)</td>
<td>$t_{r}$</td>
<td>–</td>
<td>1000</td>
<td>20+0.1$C_b$ (Note 23)</td>
</tr>
<tr>
<td>Fall time of both $M_{\text{SDATA}}$ and $M_{\text{SCLK}}$ signals (10–90%)</td>
<td>$t_{r}$</td>
<td>–</td>
<td>300</td>
<td>20+0.1$C_b$ (Note 23)</td>
</tr>
<tr>
<td>Set–up time for STOP condition</td>
<td>$t_{\text{SU,STO}}$</td>
<td>4.0</td>
<td>–</td>
<td>0.6</td>
</tr>
<tr>
<td>Bus free time between a STOP and START condition</td>
<td>$t_{\text{BUF}}$</td>
<td>4.7</td>
<td>–</td>
<td>1.3</td>
</tr>
<tr>
<td>Capacitive load for each bus line</td>
<td>$C_b$</td>
<td>–</td>
<td>400</td>
<td>–</td>
</tr>
<tr>
<td>Serial interface input pin capacitance</td>
<td>$C_{\text{IN_SI}}$</td>
<td>–</td>
<td>3.3</td>
<td>–</td>
</tr>
</tbody>
</table>
Table 50. MASTER TWO–WIRE SERIAL BUS CHARACTERISTICS (CCIM) (continued)

Default Setup Conditions: f_{EXTCLK} = 27 MHz, V_{DD\_IO\_H} = V_{DD\_OTPM} = 2.8 V, V_{DD\_REG} = V_{DD\_IO\_S} = 1.8 V, V_{DD\_DAC} = 3.3 V, V_{DD\_DAC} = 1.2 V, T_A = 25°C unless otherwise stated

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Standard–Mode</th>
<th>Fast–Mode</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>M_S_DATA max load capacitance</td>
<td>C_{LOAD_SD}</td>
<td>–</td>
<td>30</td>
<td>pF</td>
</tr>
<tr>
<td>M_S_DATA pull–up resistor</td>
<td>R_{SD}</td>
<td>1.5</td>
<td>4.7</td>
<td>KΩ</td>
</tr>
<tr>
<td>ISSUE</td>
<td>REVISION</td>
<td>DATE</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-------</td>
<td>----------</td>
<td>--------------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>O</td>
<td>RELEASED FOR PRODUCTION FROM APTINA POD# AP0100 TO ON SEMICONDUCTOR. REQ. BY D. TRUHITTE.</td>
<td>30 DEC 2014</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>