VE-Trac Direct Technical Guide

This document is intended to be a guide to explain the technical details of the product features and capabilities. It is also designed to provide reference circuits and application related notes to ensure that the product is used in an optimal manner for its intended end use.

APPLIES TO THE FOLLOWING PARTS

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>NVH820S75L4SPB</td>
<td>750 V, 820 A, Short Terminal</td>
</tr>
<tr>
<td>NVH820S75L4SPC</td>
<td>750 V, 820 A, Long Terminal</td>
</tr>
</tbody>
</table>

INTRODUCTION

The VE-Trac Family of power modules is an automotive qualified line of products specifically designed for EV–traction inverters. The product line is broadly classified into two platforms (i) Dual (ii) Direct. Each platform has its own advantages, but this document’s scope is limited to understanding the datasheet parameters and device characteristics of the Direct product line. It also includes a design guide and recommendations for using the product effectively. A separate document ‘VE-Trac Direct Assembly Guide’ provides details related to assembling the power module in an assembly.

VE-Trac Direct product features:

- Compatible with popular module footprint.
- Robust and reliable new press-fit pin design.
- More power compared to similar module package.
- Direct cooling with leading thermal performance.
- Continuous 150°C operation with limited operation at 175°C.
- Thermistor based temperature sense per phase leg.

TECHNICAL DETAILS

ON Semiconductor's latest generation of IGBTs and Diodes are incorporated into the VE-Trac products. The 750 V VE-Trac products use the latest 4th Generation of IGBTs from ON Semiconductor.
Chip Technology

This new generation of Field Stop (FS) IGBTs with a high density cell structure and an optimized double layer shows remarkable device performance under static and dynamic conditions with strong latch-up ruggedness. The design of the chip uses sub-micron trench and mesa active with a narrow mesa width.

Package Design
The VE-Trac Direct is a single side direct cooled package with a form factor that is now becoming more common for EV traction application. The package consists of power devices that are soldered to DBC and wire-bonded on the top side. The DBCs are attached to a copper base plate that has a pin-fin structure on the other side to enable direct cooling (see Figure 4).

For the signal connections, the module includes press-fit pins that are designed to meet the stringent automotive standards. The press-fit pins are fixed in position and orientation as shown in Figure 3. Detailed information on mounting the module and gate driver board can found in the assembly guide.
The typical layout of the module is illustrated below with its pin assignments. Each phase leg has its DC power terminals on one side and the switching terminal on the opposing side with eight press-fit pins providing access to the signal terminals and the NTC thermistor located in each phase leg.
Table 1. EXAMPLE PIN ASSIGNMENT FOR 820 A, 750 V MODULE TYPE

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Pin Function Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>P1, P2, P3</td>
<td>Positive Power Terminals</td>
</tr>
<tr>
<td>N1, N2, N3</td>
<td>Negative Power Terminals</td>
</tr>
<tr>
<td>1</td>
<td>Phase 1 Output</td>
</tr>
<tr>
<td>2</td>
<td>Phase 2 Output</td>
</tr>
<tr>
<td>3</td>
<td>Phase 3 Output</td>
</tr>
<tr>
<td>G1–G6</td>
<td>IGBT Gate</td>
</tr>
<tr>
<td>E1–E6</td>
<td>IGBT Gate return</td>
</tr>
<tr>
<td>C1–C6</td>
<td>Desat detect / collector sense</td>
</tr>
<tr>
<td>T11, T12</td>
<td>Phase 1 temperature sensor output</td>
</tr>
<tr>
<td>T21, T22</td>
<td>Phase 2 temperature sensor output</td>
</tr>
<tr>
<td>T31, T32</td>
<td>Phase 3 temperature sensor output</td>
</tr>
</tbody>
</table>

Creepage and Clearance Requirements

Care should be taken not to encroach on the creepage and clearance requirements of the module as specified in the product data sheet. Additional external components, like metal heatsinks, bus bars or fastening hardware can inadvertently reduce the creepage and clearance distances in the assembly. It is critical to check the assembly to ensure the minimum required creepage and clearance are met as shown in Figure 6.

Figure 6. Creep and Clearance Distance for VE–Trac Direct Modules

THERMAL PERFORMANCE

Direct cooling offers a shorter path for heat to flow from the chip to the fluid. Since the module is direct cooled, there is no reason to use a thermal interface material. Below are thermal parameters of the IGBT and Diode from device junction to coolant fluid as shown in the data sheet below:

Table 2. BASIC THERMAL RESISTANCE AND IMPEDANCE CURVE IS PROVIDED FOR EACH MODULE TYPE IN THE DATA SHEET

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>IGBT.Rth,J-F</td>
<td>Rth, Junction to Fluid, 10L/min, 65°C, 50/50 EGW</td>
<td>0.11</td>
<td>tbd</td>
<td></td>
<td>°C/W</td>
</tr>
<tr>
<td>Diode.Rsh,J-F</td>
<td>Rth, Junction to Fluid, 10L/min, 65°C, 50/50 EGW</td>
<td>0.16</td>
<td>tbd</td>
<td></td>
<td>°C/W</td>
</tr>
</tbody>
</table>

The Rth,J-F for the IGBT and Diode is measured using a reference cooling jacket and may vary slightly with different cooling jacket designs, flow rate, coolant temperature and coolant type. Please refer to the VE–Trac Direct assembly guide for more details on the reference cooling jacket and its sealing ring.

Thermal Measurements

The measurement of the thermal resistance is defined in the AQG324 standard. It uses the following equation to determine the steady state thermal resistance (Rth,J-F) for either the diode or the IGBT. The Tvj for the device is determined using the Vce or Vf method described in detail.
The test setup measures the inlet fluid temperature ($T_{f,in}$) and the outlet fluid temperature ($T_{f,out}$) to determine the average fluid temperature. This value is then subtracted from the measured $T_vj$ and divided by the power dissipated ($P_d$) in the device to determine the thermal resistance from junction to fluid.

\[ R_{th,J-f} = \frac{T_{VJ} - \frac{T_{f,in} + T_{f,out}}{2}}{P_d} \] (eq. 1)

**Where:**

- $R_{th,J-f}$: Thermal resistance from device junction to fluid for IGBT or Diode
- $T_{VJ}$: Device junction temperature
- $T_{f,in}$: Fluid inlet temperature
- $T_{f,out}$: Fluid outlet temperature
- $P_d$: Power dissipated in the device

**Thermal Modeling**

The information needed to develop circuit level or mathematical model for the power module is provided below. This includes the equivalent thermal impedance and thermal capacitance for a four node Foster thermal network for the electrical equivalent models and math expressions. It is important to note that the nodes are not related to material boundary or geometry of the physical thermal stack up as shown in Figure 7. The information provided in the table below is also provided in the respective data sheet for the product. The table also includes the cross coupling thermal resistance between the IGBT and the free-wheeling diode (FWD) for the same side and also to the opposing side. It also shows the values between the high side IGBT and the low side IGBT devices. The strongest coupling to consider is between the IGBT and its FWD.
Table 3. FOUR NODE FOSTER MODEL EQUIVALENT RESISTANCE AND CAPACITANCE VALUES FOR THE 820 A, 750 V MODULE TYPE

<table>
<thead>
<tr>
<th>Nodes</th>
<th>IGBT</th>
<th>Diode</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Rth</td>
<td>Cth</td>
</tr>
<tr>
<td>Node 1</td>
<td>0.05071</td>
<td>1.64</td>
</tr>
<tr>
<td>Node 2</td>
<td>0.00010</td>
<td>10503.8</td>
</tr>
<tr>
<td>Node 3</td>
<td>0.01702</td>
<td>0.449</td>
</tr>
<tr>
<td>Node 4</td>
<td>0.03958</td>
<td>17.75</td>
</tr>
<tr>
<td>Total</td>
<td>0.107</td>
<td>–</td>
</tr>
</tbody>
</table>

- **x-coupling Rth**: 0.036 (same side) 0.008 (opposing side) 0.008 (opposing side)
- **IGBT <-> Diode**: n/a
- **IGBT <-> IGBT**: n/a

**ELECTRICAL PERFORMANCE**

This section explains the maximum, static and dynamic electrical parameters of the IGBT and Diode used inside the module. Each functional switch of the module consists of 3x IGBT and Diode chips connected in parallel. The parameters included in the data sheet refers to a functional switch and not a single chip. Maximum values of these parameters should not be exceeded, in normal operation to prevent damage to the semiconductor. In addition, please note that the temperature condition is 25°C, unless it is specified otherwise.

**Maximum Ratings – IGBT**

*Operating Junction Temperature, $T_{\text{vj}}$*

This is the junction temperature range where the device is guaranteed to operate without physical or electrical damage. Like similar automotive power modules the ratings, maximum $T_{\text{vj}}$ includes a continuous rating and a short term higher rating. VE-Trac Direct specifies a continuous operational $T_{\text{vj}}$ range –40°C to 150°C and a short term rating up to 175°C. The higher rating is meant for short duration (<10s) within a 30s period and not to exceed 3,000 events over the lifetime of the module.

*Safe Operating Area of IGBT*

The maximum allowed peak Collector to Emitter Voltage ($V_{\text{CE}}$) is specified at a junction temperature of 25°C. Please note this value has a positive temperature coefficient, meaning at lower temperatures the maximum allowed peak Collector to Emitter is also lower. There are two plots in the data sheet that should be checked to ensure safe operation of the module. The first plot is the Maximum $V_{\text{CE}}$ rating over temperature as shown in Figure 8. This determines the absolute maximum allowed peak blocking voltage between the IGBT Collector–Emitter across the operating temperature range. Note that at –40°C the maximum $V_{\text{CE}}$ rating is 715 V.

The second plot to consider is the Reverse Bias Safe Operating Area (RBSOA). This shows the peak $V_{\text{CE}}$ allowed as a function of collector current at 150°C for the power module (see Figure 8). It shows the ideal SOA for the chip and also the module, which includes the module parasitic inductance. However, it’s important to also consider all the parasitic inductance in the power loop (including DC filter capacitor) to determine the true SOA for the module in the end application.
Lastly, the SOA plot should be checked for pulsed conditions. The IGBT module must not be used in the linear mode. Figure 9 shows the IGBT current capability for single pulse events and for DC. This plot is not included in the data sheet. The DC rating in the plot is limited the continuous $T_{j,\text{max}}$ rating of 150°C, but the pulsed plot lines are limited by the $T_{j,\text{max}}$ value of 175°C.
Continuous DC Collector Current, $I_{c\_nom}$

$I_{c\_nom}$ is the continuous DC current allowed when using the reference heatsink which results in $R_{th,j-F}$ value specified in the data sheet. $I_{c\_nom}$ is determined by three factors: $V_{cesat}$ (as a function of $T_{vj}$ and $I_c$), IGBT Junction to Fluid thermal resistance $R_{th,j-f}$ and Max Operating Junction temperature. A design margin is also applied to determine the final $I_{c\_nom}$ value and it is verified by characterization testing where $T_{vj}$ is determined according to IEC60747−15.

Maximum Pulsed Collector Current, ICRM

VE-Trac™ Direct modules specify ICRM as 2X of IGBT rating current at room temperature. When the fluid temperature is higher, pulse width should be determined by power dissipation and transient thermal impedance $Z_{th}$ to make sure $T_{vj}$ is not exceeding $175^\circ C$.

Short Circuit Withstand Time, SCWT

SCWT of VE-Trac™ Direct modules is specified and verified according to AQG324 Type 1 short circuit (HSF: hard-switch-fault). The short circuit characteristics depend heavily on application specific parameters such as temperature, stray inductances/resistance and gate driver. During a short circuit event, the IGBT has to withstand high junction temperature due to high power dissipation and turns off safely. Below figure show short circuit test setup.
Maximum Ratings – Diode

Repetitive Peak Voltage, VRRM

VRRM Voltage is maximum allowed reverse biased voltage for the diode. As IGBT and Diode are anti-parallel connected, diodes have to withstand the same voltage as the IGBT. The collector–Emitter voltage ratings in the data sheet will also apply for the anti-parallel diode.

Continuous Forward Current, IF

Similar method of rating as the IGBT IF nom. The continuous DC current rating for the diode is a little lower than the IGBT due to the higher $R_{th,J-F}$ value specified in the data sheet for the Diode. IF value and it is verified by characterization testing where junction temperature is determined according to IEC60747–15.

Repetitive Peak Current, IFRM

VE–Trac Direct modules specify IFRM as 2X of IFN. When the fluid temperature is higher, pulse width should be determined by power dissipation and transient thermal impedance $Z_{th}$ to make sure the Junction temperature is not exceeding 175°C.

Surge Current Capability, $I^2t$ value

Diode surge current is in the form of a half sine wave of 10ms or 8.3 ms (50 or 60 Hz), where its peak current is denoted as $I_{surge}$. The device is able to withstand this current without damage provided this does not occur too often in the diode service life. Instead of peak current, the datasheet specifies this characteristic in the form of $I^2t$ value, given by:

$$\int_{0}^{t_p} I_{dt} = I_{surge}^2 \cdot \frac{t_p}{2} \quad (eq. 2)$$

Where $t_p$ is the pulse width.

Static Characteristics

IGBT Output characteristics, Vcesat

Vcesat is the voltage drop across collector to emitter for a specified gate voltage and temperature which is used to calculate IGBT’s conduction losses and compare the losses between similar components. It is a temperature dependent parameter, as shown in Figure 11. Above the crossover, Vcesat exhibits positive temperature coefficient while below the crossover, it shows negative temperature coefficient. Positive temperature coefficient is beneficial in a way that it helps achieve better current sharing for paralleling operation.
Collector to Emitter Leakage Current, $I_{CES}$

$I_{CES}$ is the leakage current from collector to emitter when IGBT is turned off. It is highly related to the IGBT chip size and features a positive temperature coefficient—$I_{CES}$ increases when temperature is increasing.

Gate to Emitter leakage current, $I_{GES}$

The absolute maximum value of gate to emitter leakage current is typically specified at a gate voltage of 20V while collector and emitter are grounded. Typically only the maximum value is specified in the data sheet and is in the order of a few hundred Nano amperes. The exact value is defined the respective product data sheet.

Threshold Voltage, $V_{th}$

$V_{th}$ indicates at what $V_{ge}$ voltage level the IGBT starts to conduct. It is tested by shorting Gate and Collector and applying a specified current source (e.g 5 mA) to collector.

Diode Forward Voltage, $V_F$

Diode forward voltage is measured when IGBT is in off-state. A forcing current is applied to the power pins of the module and the $V_F$ is measured through sensing pins. This helps eliminate the voltage drop effect along the current path (e.g wire, terminals) except the diode itself. Datasheet provides $V_F$ in a table with specified condition and curves at different temperatures and current.

Dynamic Characteristics

Parasitic Capacitances, $C_{ies}$, $C_{oes}$, $C_{res}$

As inherent parts of an IGBT device, several parasitic capacitances play a role in the device’s dynamic characteristics including: input capacitance $C_{ies}$, output capacitance $C_{oes}$ and reverse transfer capacitance $C_{res}$. 

---

Figure 11. Typical IGBT Output Characteristic Curve Showing the Crossover from NTC to PTC
Input Capacitance, $C_{ies} = C_{ge} + C_{gc}$

Input capacitance is formed by parallel combination of gate–to–emitter and gate–to–collector. The gate–to–emitter consists mainly of the metal–oxide–semiconductor capacitance and is generally constant. However, gate–to–collector capacitance is voltage $V_{CE}$ dependent.

Output Capacitance, $C_{oes} = C_{ce} + C_{gc}$

Output capacitance is formed by parallel combination of collect–to–emitter and gate–to–collector, both of which are voltage dependent and varies with different collector–to–emitter voltages.

Reverse Transfer Capacitance, $C_{res} = C_{gc}$

Made up of gate–to–collector capacitance, reverse transfer capacitance plays an essential role in gate driving of the IGBT, as it provides negative feedback from collector to gate and is responsible for the gate voltage plateau. Specifically, during IGBT turning on, the fast falling of collector–to–emitter voltage forms a considerable current from collector to gate through $C_{res}$ which counteracts the rising of the gate voltage. Similarly, during IGBT turning off, the fast rising of collector–to–emitter voltage draws current from gate through $C_{res}$ which counteracts the falling the gate voltage. $C_{oes}$ and $C_{res}$ tend to decrease when $V_{CE}$ voltage is increasing while $C_{ies}$ is mostly stable across different $V_{CE}$ voltages. Figure 13 shows a typical Capacitance vs $V_{CE}$ Curve for a 750 V VE–Trac Direct IGBT.

Press–fit pin Inductance

The inductance of the press–fit connection is calculated with a modeling tool that considers the geometry and material properties of the module. $L_{PGE}$ represents the inductance of the gate press–fit pin, DBC tracks, wire bonds, and the gate return press–fit pin. In typical gate driver applications, one should also consider the PCB track inductance to get the complete gate–emitter loop inductance.
Table 4. PRESS−FIT GATE-EMITTER LOOP
INDUCTANCE CALCULATED USING FEM TOOL

<table>
<thead>
<tr>
<th>SWITCH POSITION</th>
<th>$L_{PGE(nH)@1mHz}$</th>
<th>$L_{PGE(nH)@10mHz}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>UPPER SWITCH</td>
<td>12.5</td>
<td>11.8</td>
</tr>
<tr>
<td>LOWER SWITCH</td>
<td>8.5</td>
<td>8.0</td>
</tr>
</tbody>
</table>

**Gate Charge, $Q_G$**

Though input capacitance is useful, gate charge provides a more convenient way in determining the average driving power for the IGBT. Specifically, the driving power is determined by the following equation:

$$P_{gd} = f_s \times Q_G \times \left( V_{ge(on)} - V_{ge(off)} \right)$$  (eq. 3)

Where $f_s$ is switching frequency, $V_{ge(on)}$, $V_{ge(off)}$ are on-state gate-to-emitter voltage and off-state gate-to-emitter voltage respectively.

Besides a $Q_G$ value at a certain $V_{ge}$ condition, the datasheet also provides a $Q_G$ curve where different $Q_G$ vs $V_{ge}$ information can be found. Refer to below figure for a typical $Q_G$ curve. See section on gate drive to see how $Q_G$ is used to determine gate driver requirements.

**IGBT Switching Characteristics**

IGBT switching characteristics are one of the major focuses in improving IGBT performance as switching losses constitute substantial part of overall losses. The circuit diagram used in characterizing IGBT switching behavior is shown in Figure 16.

IGBT Switching Characteristics are given in two types: one type is measured in time dimension --- delay time and rise/fall time, this information is useful in determining an appropriate dead time between turn-on and turn-off of high and low side IGBTs in a half bridge configuration. Another type is measured in losses --- turning on/off losses at room
and high temperatures under a given condition, such as Bus voltage, Gate resistance and Gate voltages etc. This information is useful in estimating switching losses in real application and compare performances of devices from different suppliers.

The definitions for IGBT switching characteristics are explained as below:

a. Turn on delay time, $T_{d\text{on}}$
   Time interval from the moment when gate–emitter voltage reaches to 10% of rated value to the moment when collector current reaches 10% of its nominal value.

b. Turn off delay time, $T_{d\text{off}}$
   Time interval from the moment when gate–emitter voltage drops to 90% of rated value to the moment when collector current drops to 90% of its nominal value.

c. Rise time, $T_r$
   Time it takes for collector current to rise from 10% to 90% of its nominal value.

d. Fall time, $T_f$
   Time it takes for collector current to fall from 90% to 10% of its nominal value.

e. Turn–on switching losses $E_{\text{on}}$.
   Turn–on switching losses are integral of power—Collect–to Emitter voltage multiplying Collector current —— over the time interval starting when the collector current reaches 10% of its final value and ending when collector–emitter voltage drops to 2% of IGBT’s off–state value, illustrated as below equation:
   \[
   E_{\text{on}} = \int_{t_1}^{t_2} V_{CE} * I_C * dt \quad \text{(eq. 4)}
   \]

f. Turn–off losses, $E_{\text{off}}$
   Turn–off switching losses are integral of power—Collect–to Emitter voltage multiplying Collector current —— over the time interval starting when collector–emitter voltage reaches 10% of its final value and ending when collector current drops to 2% of IGBT’s on–state value, illustrated as below equation:
   \[
   E_{\text{off}} = \int_{t_3}^{t_4} V_{CE} * I_C * dt \quad \text{(eq. 5)}
   \]

In Figure 17 the definitions of the terms with respect to the waveforms are illustrated:
Figure 17. Switching Parameter Definitions for the IGBT

*Diode Switching Characteristics*
When the diode is switched from forward current carrying to reverse voltage blocking by turning-on of the opposite side IGBT, it enters the Reverse Recovery State. Refer to Figure 18 for double pulse testing configuration and definition of diode reverse recovery parameters.

![Diagram of IGBT switching](image)

**Figure 18. Switching Parameter Definitions for the Diode**

- **a. Reverse Recovery Current, \( I_{rr} \)**
  Reverse recovery current is the peak current when the diode current is commutated from forward conducting to reverse bias. It depends on the initial forward diode current and current slope rate — \( \text{di/dt} \).

- **b. Reverse Recovery Charge, \( Q_{rr} \)**
  Reverse recovery charge is the amount of charge that is recovered from the diode during turning off. It is calculated by integrating the reverse recovery current over the time period starting when diode current crosses zero and ending when diode
reverse current return to 2% of its peak reverse current ($I_{rr}$). Shown as below equation:

$$Q_{rr} = \int_{t_2}^{t_3} I_{rr} \, dt$$  \hspace{1cm} (eq. 6)

c. Reverse Recovery Energy, $E_{rr}$
Diode reverse recovery energy are integral of power—Diode reverse voltage multiplying diode reverse current over the time interval starting when reverse voltage reaches 10% of its final value and ending when reverse current returns to 2% of its reverse recovery peak current, illustrated as below equation:

$$E_{rr} = \int_{t_2}^{t_3} V_R \cdot I_{rr} \, dt$$  \hspace{1cm} (eq. 7)

**INTEGRATED THERMISTORS**

Each VE-Trac Direct power module includes an NTC thermistor mounted on each phase of the 6-pak module. The thermistor is located on top of the DBC substrate close to the chips of the upper switch as shown in Figure 19. The thermistor response can be used to implement over temperature protection or other fault indications like loss of coolant flow. However, it be noted that the response time of the thermistor is in the order of ~300 ms and thus will not detect fast chip temperature variations.

![Figure 19. Approximate Location of the NTC Thermistor on Each Phase Leg](image)

![Figure 20. NTC Thermistor Resistance versus Temperature](image)
### Table 5. TOLERANCE OF THE NTC THERMISTOR AT VARIOUS TEMPERATURES

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>-40</td>
<td>94355.0</td>
<td>5%</td>
</tr>
<tr>
<td>-30</td>
<td>55719.3</td>
<td>5%</td>
</tr>
<tr>
<td>-20</td>
<td>33943.7</td>
<td>5%</td>
</tr>
<tr>
<td>-10</td>
<td>21344.0</td>
<td>5%</td>
</tr>
<tr>
<td>0</td>
<td>13715.3</td>
<td>5%</td>
</tr>
<tr>
<td>10</td>
<td>9102.9</td>
<td>5%</td>
</tr>
<tr>
<td>25</td>
<td>5146.8</td>
<td>5%</td>
</tr>
<tr>
<td>35</td>
<td>3639.4</td>
<td>5%</td>
</tr>
<tr>
<td>45</td>
<td>2600.2</td>
<td>5%</td>
</tr>
<tr>
<td>55</td>
<td>1846.3</td>
<td>5%</td>
</tr>
<tr>
<td>65</td>
<td>1360.2</td>
<td>5%</td>
</tr>
<tr>
<td>75</td>
<td>1021.4</td>
<td>5%</td>
</tr>
<tr>
<td>85</td>
<td>778.5</td>
<td>5%</td>
</tr>
<tr>
<td>95</td>
<td>602.5</td>
<td>5%</td>
</tr>
<tr>
<td>105</td>
<td>472.5</td>
<td>5%</td>
</tr>
<tr>
<td>115</td>
<td>375.7</td>
<td>5%</td>
</tr>
<tr>
<td>125</td>
<td>302.0</td>
<td>5%</td>
</tr>
</tbody>
</table>

\[
T_{NTC}[°C] = \frac{1}{\left(\ln\left(\frac{R_{NTC}}{R_{25}}\right)\right)} + \left(\frac{1}{237.15k}\right) - 237.15k \quad (eq. 8)
\]

\[
R_{NTC}[Ω] = R_{25} \cdot \exp\left(B \cdot \left(\frac{1}{273.15k + T_{NTC}} - \frac{1}{298.15k}\right)\right) \quad (eq. 9)
\]

Where:

- \(T_{NTC}\): The thermistor resistance converted to temperature of thermistor
- \(R_{NTC}\): The thermistor resistance in ohms
- \(B\): The beta value from data sheet
- \(R_{25}\) or \(R_{25}\): Thermistor resistance at 25°C from data sheet

The relationship between the Thermistor resistance and the \(T_{vj}\) of the IGBT and Diode are described in Table 6 for a specific operating condition for the 750 V, 820 A module. Users will need to make similar measurements to develop the relationship or equation for their specific operating condition. This is necessary to have a robust over temperature protection scheme. It should be noted that for the data shown in Table 6 the devices are heated separately i.e. when the IGBTs are conducting the diodes are not conducting and vice-versa.
Table 6. EXAMPLE RELATION BETWEEN NTC THERMISTOR TEMPERATURES TO DEVICE JUNCTION TEMPERATURE FOR A SPECIFIC OPERATING CONDITION FOR THE 820 A, 750 A MODULE

<table>
<thead>
<tr>
<th>Coolant@65°C, 10L/min, Ref. Cooler. DC current only in IGBT</th>
<th>Coolant@65°C, 10L/min, Ref. Cooler. DC current only in FWD</th>
</tr>
</thead>
<tbody>
<tr>
<td>65</td>
<td>1.36</td>
</tr>
<tr>
<td>76.8</td>
<td>1.215</td>
</tr>
<tr>
<td>89.3</td>
<td>1.122</td>
</tr>
<tr>
<td>104.3</td>
<td>1.017</td>
</tr>
<tr>
<td>121.9</td>
<td>0.912</td>
</tr>
<tr>
<td>142.1</td>
<td>0.81</td>
</tr>
<tr>
<td>150</td>
<td>0.775</td>
</tr>
<tr>
<td>175</td>
<td>0.678</td>
</tr>
</tbody>
</table>

DESIGN CONSIDERATIONS

Gate Driver

The gate driver turns on and off the IGBT to a defined VGE_ON and VGE_OFF voltage levels. The transition between the two gate voltage levels needs a power to be dissipated in the gate driver. The gate driver power rating should be selected according to driver power required for an IGBT module.

The gate driver power required depends on QG – total gate charge of an IGBT module, switching frequency Fsw and the gate driver output voltage swing ΔVGE (VGE_ON – VGE_OFF).

\[ P_{gd} = \frac{Q_G}{C_{G0}} \times F_{SW} \times \Delta VGE \]  
(eq. 10)

If an external CGE is connected then the Power required for charging and discharging the external CGE should also to be considered.

\[ P_{gd} = \frac{Q_G}{C_{G0}} \times F_{SW} \times \Delta VGE + \frac{C_{GE}}{C_{G0}} \times F_{SW} \times \Delta VGE_2 \]  
(eq. 11)

The switching speeds of an IGBT are controlled by charging and discharging rate of the gate capacitances. Higher the peak current, lower are the losses. Other switching factors like overvoltage stress and peak reverse recovery current of freewheeling diode has a direct impact on this. The turn–on and turn–off peak gate currents are controlled by resistors RG,ON and RG,OFF respectively (see Figure 21).
The average current needed for switching an IGBT at switching frequency of $F_{sw}$ and total gate charge $Q_{G}$ can be calculated as follows:

$$I_{G(AVG)} = \frac{Q_{G} \cdot F_{SW}}{}$$  \hspace{1cm} (eq. 14)

The gate driver continuous current rating should be $> I_{G(AVG)}$ calculated.

The peak charging and discharging rate of gate currents to the input capacitance of an IGBT module results in power dissipation in the gate resistors. The gate resistor must be sized to handle this power dissipation. The peak charging or discharging current can be approximated as a discontinuous triangular wave.

$$P_{RG} = \frac{2}{3} \cdot I_{GPEAK}^2 \cdot T_{p} \cdot F_{SW} \cdot R_{G}$$  \hspace{1cm} (eq. 15)

Where:

- $I_{GPEAK}$: IGBT Gate drive peak current
- $T_{p}$: Duration of the pulse usually between 500 ns to 1 $\mu$s
- $F_{sw}$: IGBT switching Frequency
- $R_{G}$: Gate resistance

Sometimes there is significant ringing on the gate drive loop. The gate driver equivalent circuit with parasitic is as shown below.
Figure 22. Gate Drive Circuit Shown with Parasitic.

The gate current is $I_G(t)$ is related to known second order differential equation for RLC circuits. During turn–on $L_T$ and $R_T$ represent total inductance and resistance in the turn–on path

$$L_T = L_{PGON} + L_G \quad \text{(eq. 16)}$$

$$R_T = R_{G,ON} + R_{GINT} \quad \text{(eq. 17)}$$

The minimum value of $R_T$ required for non–oscillation or for over damped condition is $R_T = R_{G,ON} + R_{GINT} > 2 \times \sqrt{L_T/C_{GG}}$

During turn–off $L_{TF}$ and $R_{TF}$ represent total inductance and resistance in the turn off path of the gate loop.

$$L_{TF} = L_{PGOFF} + L_G \quad \text{(eq. 18)}$$

$$R_{TF} = R_{PG,OFF} + R_{GINT} \quad \text{(eq. 19)}$$

The minimum value of $R_{TF}$ required to prevent oscillation or for over damped condition is $R_{TF} = R_{G,OFF} + R_{GINT} > 2 \times \sqrt{L_{TF}/C_{GG}}$

Uni–Polar versus Bi–Polar Drive

The unipolar gate drive switches on the IGBT with voltage $V_{GE\_ON}$ (typically +15V) and turns off the IGBT voltage with 0V. This arrangement is not recommended for EV traction drive applications, since it tends to increase switching losses and increase EMC susceptibility. However, if a uni–polar drive is desired, the following precautions should be considered:

1. Parasitic Turn on due to miller capacitor and high $dv/dt$
2. Parasitic turn on via stray inductances

Parasitic turn–on via stray inductances can be common when there is no kelvin emitter sense, in which case the gate driver reference shares the same reference as the power emitter.

In the Inverter half bridge application when the low side IGBT turns–on, a high side IGBT experiences a voltage rise $dvce/dt$. This causes a displacement current $I_{CGC} = CGC \times dvce/dt$ to flow through the miller capacitor and $R_{G,off}$ of the upper IGBT and back into the driver as shown in Figure 23. As a result $V_{GE}$ rises when it exceeds the $V_{GE(th)}$ parasitic turn–on of the high side IGBT. This can result in a shoot–through event i.e short across the DC link.
Figure 23. Parasitic Turn−On Due to Miller Capacitor and High dv/dt

\[ V_{GE} = I_{CGC} \times \left( R_{G,off} + R_{drv,off} + R_{GINT} \right) \]  \hspace{1cm} (eq. 20)

A shoot event through can destroy the module. Thus when designing a gate driver circuit, maximum allowed dv/dt has to be considered. The maximum allowed dv/dt can be calculated as follows:

\[ \frac{dV_{CE,\text{max}}}{dt} \leq \frac{V_{th}}{C_{GC} \times R_{G,tot}} \]  \hspace{1cm} (eq. 21)

Where \( V_{th} \) is the threshold voltage of IGBT for VE−Trac Direct. \( V_{th} \) is equal to 5.5 V and \( C_{GC} \) is the Miller capacitance of the IGBT and is equal to 1.3nF (for example). Thus from above equation the maximum allowed dv/dt for VE−TracTM Direct will be:

\[ \frac{dV_{CE,\text{max}}}{dt} = \frac{4.2}{R_{G,tot}} \]  \hspace{1cm} (eq. 22)

Where \( R_{G,tot} \) is the total gate resistance during turn off event.

In order to increase the robustness of unipolar gate drive against the parasitic miller capacitor turn−on, consider using an Active Miller Clamp circuit where during turn−off the VGE voltage is monitored internally within the gate driver. When the voltage VGE falls below 2 V relative to the emitter reference, the clamp circuit is activated. This clamp switch (see Figure 24) shorts the Gate Emitter terminals of an IGBT and shunts all the miller displacement current into it, thereby reducing the VGE below the threshold voltage VGETH.

Figure 24. Example use of miller clamp to prevent unintended Turn−On.
Parallel Operation
The VE–Trac Direct family of modules are in 6-pak configuration and is designed to be used as standalone modules in 3–phase inverter applications. Although, they can be paralleled for higher power applications, the VE–Trac Dual family of half–bridge modules represent a more cost effective option for paralleling.

RELIABILITY

Module Life Estimation
Power module lifetime can be determined from power cycle capability curves. However, since the power module has currently not completed qualification, this data is not available yet. The lifetime reference curves will be added when the product is fully qualified. The VE–Trac Direct modules are expected to be at par or better than similar modules in the market today.

Qualification Tests
The objective of the qualification tests are to ensure general product quality and reliability. The product use the requirements set in the AQG324 document as its minimum requirements and in some cases will exceed these requirements.

Table 7. SUMMARY OF QUALIFICATION TESTS

<table>
<thead>
<tr>
<th>Test</th>
<th>Standard</th>
<th>Test Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>High Temp Reverser Bias</td>
<td>AQG324</td>
<td>$T_J = 175^\circ C, \text{Bias} = 80% \text{VCE}$</td>
</tr>
<tr>
<td>High Temp Gate Bias</td>
<td>AQG324</td>
<td>$T_J = 175^\circ C, \text{Bias} = 20 \text{V for +}, V_{CE}=0, V_{GE} = \text{negative mean for gate}$</td>
</tr>
<tr>
<td>High Temp / Low Temp Storage Life</td>
<td>JESD22–A101</td>
<td>Per JESD standards</td>
</tr>
<tr>
<td>Temperature Humidity Unbiased</td>
<td>JESD22–A101</td>
<td>Per JESD standards</td>
</tr>
<tr>
<td>High Humidity High Temperature Reverse Bias</td>
<td>JESD22–A101</td>
<td>Per JESD standards</td>
</tr>
<tr>
<td>Temperature Cycling &amp; Vibration &amp; Shock</td>
<td>AQG324, LV124, JESD22–A104</td>
<td>$-40$ to $+125^\circ C$</td>
</tr>
<tr>
<td>Power Cycling Test</td>
<td>AQG324</td>
<td>Multiple PCmin &amp; PCsec conditions defined to meet the requirements in the standard.</td>
</tr>
<tr>
<td>Vibration Variable Frequency</td>
<td>JESD22–B103</td>
<td>$25$–$500$ Hz/15 min, $10$G, $2$hrs, XYZ</td>
</tr>
<tr>
<td>Package drop</td>
<td>EIAJ–ED–4701 A124</td>
<td>$75$ cm onto $3$ cm maple board $3x$</td>
</tr>
<tr>
<td>Solderability</td>
<td>JESD22–B102</td>
<td>$T_A = 254^\circ C$ $20$ sec dwell</td>
</tr>
<tr>
<td>Customer Destructive Physical Analysis</td>
<td>AEC Q101</td>
<td>Per $100$TC, $100$TS, $20$k PCT</td>
</tr>
<tr>
<td>ESD Characterization</td>
<td>AEC Q101–001 and –005</td>
<td>HBM, CDM</td>
</tr>
</tbody>
</table>

VISUAL MARKINGS

Traceability and Identification
For automotive applications, proper identification of materials and traceability is an important aspect of quality.

Standard markings for the power module is shown below in Figure 25 and explained in Table 7.
The 2D Code is readable with most 2D scanners compatible with the IEC 24720 and IEC 16022 standard. Certain apps for reading QR codes on android smart phones can also read the 2D codes on the module.

Table 8. EXPLANATION OF VISUAL MARKINGS ON THE MODULE

<table>
<thead>
<tr>
<th>Marker</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>COMPANY LOGO</td>
<td>ON Semiconductor Logo</td>
</tr>
<tr>
<td>2D CODE 1</td>
<td>Assembly Location (XX) + Date Code (YYWW)</td>
</tr>
<tr>
<td>2D CODE 2</td>
<td>Assy. Lot Number + S/N</td>
</tr>
<tr>
<td>SITE AND DATE CODE</td>
<td>Assembly location (XX) and date code (YYWW)</td>
</tr>
<tr>
<td>P/N NUMBER</td>
<td>14 Character Product part number</td>
</tr>
</tbody>
</table>

Storage and Shipping
Transporting and storing the modules requires care to avoid extreme shock, vibration and environments. The recommended storage conditions for the module according to IEC 60721–3–1, class 1K2 should be followed and storage time should not exceed 2 years. Below is a summary of the recommended storage parameters:

Table 9. STORAGE AND SHIPPING CONDITIONS

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value 1</th>
<th>Value 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum air temperature</td>
<td>40 °C</td>
<td></td>
</tr>
<tr>
<td>Minimum air temperature</td>
<td>+5 °C</td>
<td></td>
</tr>
<tr>
<td>Maximum relative humidity</td>
<td>85 %</td>
<td></td>
</tr>
<tr>
<td>Minimum relative humidity</td>
<td>5 %</td>
<td></td>
</tr>
<tr>
<td>Condensation</td>
<td>Not Allowed</td>
<td></td>
</tr>
<tr>
<td>Precipitation</td>
<td>Not Allowed</td>
<td></td>
</tr>
<tr>
<td>Icing</td>
<td>Not Allowed</td>
<td></td>
</tr>
</tbody>
</table>

VE-Trac is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.