**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# 4 Key Steps to Design a NCL30188-Controlled LED Driver

# Description

This paper proposes the key steps to rapidly design a NCL30188-driven flyback converter to power an LED string. The process is illustrated by a practical 10 W, universal mains application:

- Maximum Output Power: 10 W
- Input Voltage Range: 90 to 265 V rms
- Output Voltage Range: 12 to 20 V dc
- Output Current: 500 mA

# Introduction

The NCL30188 is a driver for power-factor corrected flyback, non-isolated buck-boost and SEPIC converters. The current-mode, quasi-resonant architecture optimizes the efficiency by turning on the MOSFET when the drain-source voltage is minimal (valley). At high line, the circuit delays the MOSFET turn on until the second valley is detected to reduce the switching losses. An internal proprietary circuitry controls the input current in such a way that a power factor as high as 0.99 and an output current deviation below  $\pm 2\%$  are typically obtained without the need for a secondary-side feedback. The circuit further contains a suite of powerful protections to ensure a robust LED driver design without the need for extra components or overdesign. Among them, one can list:

- Over Temperature Thermal Fold-back: connecting a NTC to the SD pin allows for gradual reduction of the LED current down to 50% of its nominal value when the temperature is excessive. If the current reduction does not prevent the temperature from reaching a second level, the controller stops operating (SD\_OTP).
- Over Voltage Protection (SD\_OVP): A Zener diode can further be used on the SD pin to provide an adjustable OVP protection (SD OVP).



# **ON Semiconductor®**

www.onsemi.com

# **APPLICATION NOTE**

- *Cycle-by-cycle Peak Current Limit*: when the current sense voltage exceeds the internal threshold (*V<sub>ILIM</sub>*), the MOSFET immediately turns off (cycle-by-cycle current limitation).
- Winding and Output Diode Short-circuit Protection (WODSCP): an additional comparator stops the controller if the CS pin voltage exceeds  $(150\% \cdot V_{ILIM})$  for 4 consecutive cycles. This feature can protect the converter if a winding or the output diode is shorted or simply if the transformer saturates.
- *Output Short-circuit Protection (AUXSCP)*: If the ZCD pin voltage remains low for a 90-ms time interval, the controller stops pulsating until 4 seconds has elapsed.
- *Open LED Protection*: if the *V<sub>CC</sub>* pin voltage exceeds the OVP threshold, the controller shuts down and waits 4 seconds before restarting switching operation.
- *Floating/Short Pin Detection*: the circuit can detect most of these situations which helps pass safety tests.

Pin-to-pin compatible to the NCL30088, the NCL30188 provides the same benefits with in addition, an increased resolution of the digital current-control algorithm for a 75% reduction in the LED current quantization ripple.

# PRELIMINARY REMARKS

#### Two NCL30188 Versions

There exist two NCL30188 versions. As summarized by Table 1, they differ in their respective protection mode. When the Winding and Output Diode Short Circuit Protection (WOD\_SCP) or the Output and Auxiliary Winding Short Circuit Protection (AUX\_SCP) triggers, the A version latches-off while the NCL30188B enters the auto-recovery mode. Similarly, the SD over-temperature and over-voltage protections (SD pin OTP and SD pin OVP) are latching-off in the NCL30188A and auto-recovery in the NCL30188B.

### Table 1. PROTECTION MODES

|           | AUX_SCP       | WOD_SCP       | SD Pin OTP    | SD Pin OVP    |
|-----------|---------------|---------------|---------------|---------------|
| NCL30188A | Latching Off  | Latching Off  | Latching Off  | Latching Off  |
| NCL30188B | Auto-Recovery | Auto-Recovery | Auto-Recovery | Auto-Recovery |

In the case of a latching-off fault, the circuit stops pulsing until the LED driver is unplugged and  $V_{CC}$  drops below  $V_{CC(reset)}$  (5 V typically). At that moment, the fault is cleared and the circuit can resume operation. In the auto-recovery case, the circuit cannot generate DRV pulses for the auto-recovery 4-s delay. The circuit recovers operation when this time has elapsed.

#### **Duty-Ratio Limitation**

The NCL30188A/B duty-ratio is internally limited to 50% at the top of the lowest line sinusoid. Output current

#### Table 2. NCL30188 CONDITIONS OF USING

regulation will then be optimal as long as the lowest line peak voltage is higher than the inductor demagnetization voltage, i.e.,:

• If  $\left(\sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{LL}} \ge V_{\text{out}} + V_{\text{f}}\right)$  with non-isolated converters,

• If 
$$\left(\sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{LL}} \ge \frac{n_p}{n_s}(V_{\text{out}} + V_f)\right)$$
 in flyback applications,

where  $(V_{in,rms})_{LL}$  is the lowest-line rms voltage (85 or 90 V rms in general) and  $(V_f)$  is the output diode forward voltage.

|                    | Output Voltage Range for<br>Non-Isolated Converters (Note 1)      | Output Voltage Range for<br>Flyback Converters (Note 1)                                                                                |
|--------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| NCL30188A (Note 2) | $V_{out} + V_{f} \le \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}$ | $V_{\text{out}} + V_{\text{f}} \leq \frac{n_{\text{s}}}{n_{\text{p}}} \cdot \sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{LL}}$ |
| NCL30188BA         | $V_{out} + V_{f} \le \sqrt{2} \cdot \left(V_{in,rms}\right)_{LL}$ | $V_{\text{out}} + V_{\text{f}} \leq \frac{n_{\text{s}}}{n_{\text{p}}} \cdot \sqrt{2} \cdot \left(V_{\text{in,rms}}\right)_{\text{LL}}$ |

1. (Vin,rms)LL is the lowest-line rms voltage (e.g., 85 V rms), (Vf), the output diode forward voltage.

2. Please contact local sales representative for availability.

As an example, let's assume that we must design a 90 to 265 V rms, non-isolated buck-boost converter. For optimal control accuracy, the LED driver output voltage should not exceed:

$$\begin{split} V_{\text{out,max}} &= \sqrt{2} \cdot \left( V_{\text{in,rms}} \right)_{\text{LL}} - V_{\text{f}} \cong \\ &\cong \sqrt{2} \cdot 90 - 1 \cong 126 \text{ V} \end{split} \tag{eq. 1}$$

If the duty-ratio limitation is exceeded by your application, the LED current will be below its nominal value at the lowest line voltage but will meet the target when the input voltage level is sufficient. By the way, a symptom of the duty-ratio limitation effect can be observed as shown by Figure 1 where the input current is clamped by the over-current protection during normal load conditions.



Figure 1. Current Over-Current Limitation (V\_{ILIM} is Over-Current Threshold,  $R_{\mbox{SENSE}}$  the Current Sense Resistor)

Our application of interest is a flyback converter. Note that in this case, turns ratio provides some flexibility which can help meet the condition of using.

# LED Driver Dimensioning



Figure 2. Basic Schematic

### **STEP 1: POWER COMPONENTS SELECTION**

Basically, the transformer, the output capacitor and the power silicon devices are dimensioned "as usual", that is, as done with any other PF corrected, quasi-resonant flyback converter. This chapter does not detail this process, but highlights the major points.

#### **Transformer Selection**

#### Selecting the Auxiliary Winding Number of Turns

An auxiliary winding is necessary for zero current detection and to provide the  $V_{CC}$  voltage. The output voltage of a LED driver generally exhibits a large range. The  $V_{CC}$  voltage provided by the auxiliary winding will vary in a similar manner. The NCL30188 features a large  $V_{CC}$  range to address these variations. Practically, after start-up, the operating range is 9.4 V up to 25.5 V.

NOTE:  $(V_{CC(OVP)})_{min} = 25.5 \text{ V}$  is the threshold minimum value of the  $V_{CC}$  over-voltage protection. This safety feature protects the circuit if the LED string happens to be disconnected.

The auxiliary winding number of turns can be selected so that the auxiliary voltage is slightly below  $(V_{CC(OVP)})_{min}$  when the output voltage is at a maximum factoring in impact of the 100/120-Hz ripple. Practically, this criterion turns into:

$$\frac{n_{AUX}}{n_S}(V_{out,max} + V_f) \le (V_{CC(OVP)})_{min} + V_f \quad (eq. 2)$$

Hence:

$$n_{AUX} \le n_{S} \cdot \frac{(V_{CC(OVP)})_{min} + V_{f}}{V_{out,max} + V_{f}} \qquad (eq. 3)$$

This leads in our case to:

$$n_{AUX} \le n_{S} \cdot \frac{25.5}{20 + 1} \cong 1.3 \cdot n_{S}$$
 (eq. 4)

Practically, we will select  $(n_{AUX} = n_S)$ .

In this case,  $V_{CC}$  will be in the range of  $V_{out}$ , with some deviations due to the imperfect coupling.

#### Selecting the Secondary Winding Number of Turns

In general,  $N_{PS}$ , the secondary to primary transformer turns ratio ( $N_{PS} = n_S / n_P$ ) [ $n_P$  designates the primary number of turns,  $n_S$ , the secondary number of turns] is selected as low as possible so that the input current stress is reduced.  $N_{PS}$  cannot be too small however.  $N_{PS}$  sets the amount of voltage reflected during the off-time (see Figure 3) and hence, must be high enough to limit the voltage stress across the primary-side MOSFET. Indeed, the voltage to be sustained by the primary-side MOSFET and the output diode are:

$$\begin{split} \mathsf{V}_{\mathsf{DS},\mathsf{max}} &= \sqrt{2} \, (\mathsf{V}_{\mathsf{in},\mathsf{rms}})_{\mathsf{max}} + \frac{\mathsf{V}_{\mathsf{out}} + \mathsf{V}_{\mathsf{f}}}{\mathsf{N}_{\mathsf{PS}}} + \mathsf{V}_{\mathsf{Q}-\mathsf{ov}} \\ (\mathsf{eq.}~5) \\ \mathsf{V}_{\mathsf{diode},\mathsf{max}} &= \mathsf{N}_{\mathsf{PS}} \sqrt{2} \, (\mathsf{V}_{\mathsf{in},\mathsf{rms}})_{\mathsf{max}} + \mathsf{V}_{\mathsf{out}} + \mathsf{V}_{\mathsf{f}} + \mathsf{V}_{\mathsf{D}-\mathsf{ov}} \end{split}$$

Where:

- $N_{PS}$  is the secondary to primary transformer turns ratio  $N_{PS} = n_S / n_P$
- $V_{Q-ov}$  is the MOSFET overvoltage shown in Figure 3. This overshoot is due to the leakage inductor reset. It is limited by the clamping network consisting of  $D_C$ ,  $C_C$ and  $R_C$  of Figure 2.
- $V_{D-ov}$  is a similar overshoot that occurs across the output diode when the MOSFET turns on.

The clamping network is often designed so that  $V_{Q-ov}$  is between 50% and 100% of the reflected voltage:

$$V_{Q-ov} = k_{C} \cdot \frac{v_{out} + V_{f}}{N_{PS}} \quad \text{with} \ 0.5 \le k_{c} \le 1.0 \quad (\text{eq. 6})$$

We can estimate the maximum voltage reached on the drain node, considering  $V_{out(OVP)}$  level as the maximum output voltage:

$$V_{ds,max} = \sqrt{2} \cdot (V_{in,rms})_{HL} + \frac{(1 + k_c)(V_{out(OVP)} + V_f)}{N_{PS}}$$
 (eq. 7)

Some derating is generally requested. The typically-applied 15% safety factor implies that the MOSFET voltage does not exceed 85% of its breakdown voltage. Hence:

 $\frac{n_{P}}{n_{S}} \leq \frac{85\%V_{DSS} - \sqrt{2} \cdot (V_{in,rms})_{HL}}{(1 + k_{c})(V_{out(OVP)} + V_{f})}$ 

(eq. 9)

$$V_{ds,max} = \sqrt{2} \cdot (V_{in,rms})_{HL} + \frac{(1 + k_c)(V_{out(OVP)} + V_f)}{N_{PS}} \le 85\% V_{DSS}$$
(eq. 8)

Where  $V_{DSS}$  is the MOSFET breakdown voltage.

Finally:



Figure 3. MOSFET Drain-source Voltage (Yellow Trace) and Current (Blue)

In our application,  $(V_{in,rms})_{HL}$  is 265 V rms and  $(V_{out(OVP)} + V_f)$  is about 28 V. With a 600 V MOSEET

$$\frac{n_{\text{P}}}{n_{\text{S}}}(1 + k_{\text{c}}) \le \frac{85\% \cdot 600 - \sqrt{2} \cdot 265}{28} \cong 4.8 \quad (\text{eq. 10})$$

With a 800 V MOSFET,

$$\frac{n_{\text{P}}}{n_{\text{S}}}(1 + k_{\text{c}}) \le \frac{85\% \cdot 800 - \sqrt{2} \cdot 265}{28} \cong 10.9 \ \text{(eq. 11)}$$

We select the second option (800 V MOSFET) with  $\left(\frac{n_P}{n_S} = 6\right)$  and (k<sub>c</sub> = 80%), which meets Eq. 11 requirements since  $\left(\frac{n_P}{n_S}(1 + k_c) = 6 \cdot 180\% = 10.8 \le 10.9\right)$ .

It can be easily checked that the Table 2 condition of using the A or B version is met. The NCL30188B will be used for this application.

#### Selecting the Primary Inductance

Assuming a quasi-resonant operation and neglecting the small delay necessary for detecting the MOSFET drain-source valley, the primary inductance dictates the switching frequency as follows:

$$f_{sw} = \frac{(V_{in,rms})^2}{2L_P P_{in,avg}} \cdot \left(\frac{V_{out} + V_f}{N_{PS} v_{in}(t) + V_{out} + V_f}\right)^2 \ (eq. \ 12)$$

The switching frequency is a rising function of the rms line voltage. At a given line magnitude, the switching frequency is yet higher near the line zero crossing and decays as the line voltage rises due to the  $(v_{in}(t))$  term.

Note that when high-line conditions are detected (see NOTE), the NCL30188 does not operate in quasi-resonant mode but delays the MOSFET turn on until the 2<sup>nd</sup> valley is detected (see Figure 4). This reduces the switching frequency upper range and optimizes the high-line efficiency.

NOTE: The input voltage is sensed by the  $V_S$  pin for brown-out protection, feedforward and line range detection. High-line conditions are detected when the  $V_S$  pin voltage exceeds 2.4 V typically. See data sheet for more details.



Figure 4. Quasi-Resonant Mode in Low Line (Left), Turn On at Valley 2 when in High Line (Right)

The primary inductor will be selected with respect to the targeted switching frequency range, keeping in mind that:

- High switching frequency levels reduce the size of the storage elements
- Conversely, increasing the switching frequency leads to more switching noise and losses. Also, EMI filtering may be tougher because of the EMI generated at the switching frequency and close harmonic levels. Most power supplies have to meet standards which apply to frequencies above 150 kHz. That is why SMPS designers often select  $F_{SW} = 130$  kHz to keep the fundamental component below 150 kHz and then out of the regulation scope. Often, 65 kHz is also chosen to not to have to damp harmonic 2 too.

As the rule of thumb, let us select  $L_P$  as follows:

• In wide mains application: choose  $L_P$  so that the switching frequency is below 65 kHz at the low-line range nominal voltage (typically 115 V rms) over a large part of the sinusoid. Practically, we can select that the frequency target will have to meet starting from

 $(V_{in,pk}/2)$  that is  $(\sqrt{2} \cdot 115/2)$ . This arbitrary choice relies on the idea that for below this line voltage level

 $(I_{L})$ 

(|

the input current is relatively small and easy to filter. Check that at the high-line nominal voltage (230 V rms typically), the switching frequency stays below 65 kHz thanks to the valley-2 operation.

• Similarly, in a narrow mains operation case, select  $L_P$  so that the switching frequency is below 65 kHz at the nominal line voltage when  $(v_{in}(t) = V_{in.nk}/2)$ 

Our application is a wide-range one.

Let us compute  $L_P$  so that at 115 V rms, the switching frequency is below  $f_{sw,T} = 65$  kHz:

$$L_{P} \geq \frac{(V_{in,rms})^{2}}{2f_{sw,T}P_{in,avg}} \cdot \left( \frac{V_{out} + V_{f}}{N_{PS} \frac{\sqrt{2} \cdot V_{in,rms}}{2} + V_{out} + V_{f}} \right)^{2} \quad (eq. 13)$$

Which leads to:

$$L_{p} \geq \frac{115^{2}}{2 \cdot 65 \cdot 10^{3} \cdot 12} \cdot \left(\frac{12 + 1}{\frac{\sqrt{2} \cdot 115}{6 \cdot 2} + 12 + 1}\right)^{2} \cong 2 \text{ mH}$$
(eq. 14)

Finally we have to consider the primary current magnitude constraints:

$$P_{pk} = 2\sqrt{2} \cdot \frac{(P_{in,avg})_{max}}{(V_{in,rms})_{LL}} \cdot \left(1 + \frac{N_{PS}(V_{in,rms})_{LL}}{V_{out} + V_{f}}\right)$$

$$(eq. 15)$$

$$2 \cdot (P_{in,avg})_{max} = \sqrt{16\sqrt{2} \cdot (V_{in,rms})_{LL}} - 6\pi \cdot (V_{in,rms})_{LL}^{2}$$

$$\sum_{L,pk} max = \frac{2}{\sqrt{3}} \frac{(P_{in,avg})_{max}}{(V_{in,rms})_{LL}} \sqrt{1 + \frac{16\sqrt{2} \cdot (V_{in,rms})_{LL}}{3\pi \cdot \frac{V_{out} + V_{f}}{N_{PS}}} + \frac{6\pi \cdot (V_{in,rms})_{LL}^{2}}{4 \cdot \left(\frac{V_{out} + V_{f}}{N_{PS}}\right)^{2}}$$
 (eq. 16)

In our application, assuming an efficiency of 84%  $((P_{in,avg})_{max} = 12 \text{ W})$ , Eq. 15 and Eq. 16 lead to:

$$(I_{L,pk})_{max} = 2\sqrt{2} \cdot \frac{12}{90} \cdot \left(1 + \frac{\frac{90}{6}}{20 + 1}\right) \cong 0.65 \text{ A}$$
 (eq. 17)

$$(I_{L,rms})_{max} = \frac{2}{\sqrt{3}} \cdot \frac{12}{90} \cdot \sqrt{1 + \frac{16\sqrt{2} \cdot 90}{3\pi \cdot 6 \cdot 21} + \frac{6\pi \cdot 90^2}{4 \cdot (6 \cdot 21)^2}} \cong 350 \text{ mA}$$
(eq. 18)

We selected transformer 750871144 from Wurth Elektronik with the following characteristics:  $L_P = 1.9$  mH,  $n_P / n_{AUX} = n_P / n_S = 6$ .

#### **Power Switches**

#### MOSFET

The voltage constraints on the MOSFET have been discussed in the transformer section. Conduction losses depend on the MOSFET rms current which can be computed with the following equation:

$$(I_{Q,rms})_{max} = \frac{2}{\sqrt{3}} \frac{(P_{in,avg})_{max}}{(V_{in,rms})_{LL}} \sqrt{1 + \frac{8\sqrt{2} \cdot (V_{in,rms})_{LL}}{3\pi \cdot \frac{V_{out} + V_f}{N_{PS}}}} (eq. 19)$$

A NDD03N80 MOSFET is selected (DPAK, 800 V,  $4.5 \Omega$ ).

## Output Diode

Similarly, the voltage constraints have been discussed in the previous section.

Losses are mainly produced by the average current flowing through the diode. This average is simply the LED current (0.5 A in our case).

A 200-V, 2-A SMB diode is selected (MURS220).

#### **Snubber and Clamping Network**

A snubber capacitor can be placed across the MOSFET to reduce the dV/dt and lower the switching noise. A 47-pF, 1,000-V capacitor is placed in our application ( $C_2$  of Figure 9). Note that for optimal operation, it is recommended to connect the snubber capacitor between the MOSFET drain and source terminals rather than between drain and ground.

When the MOSFET turns off, the magnetizing inductor energy is conveyed to the secondary side and charges the output. The leakage inductor current cannot be used by the output. It must be diverted from the MOSFET. If not, the MOSFET drain-source voltage would rise to destructive levels. A clamping network is hence necessary. Such a circuit requires a diode, a resistor and a capacitor ( $D_C$ ,  $R_C$  and  $C_C$  of Figure 2):

- The capacitor  $C_C$  absorbs the leakage inductor energy when the MOSFET turns off. The voltage rating of this capacitor must be equal to the MOSFET breakdown voltage or higher. Note that similarly to the snubber capacitor, the  $C_C$  negative terminal should preferably be connected to the MOSFET source rather than to ground.
- The resistor  $R_C$  loads  $C_C$  to ensure that the  $C_C$  voltage does not drift up but stabilize at a level which ensures a proper MOSFET protection (the MOSFET voltage is clamped to the  $C_C$  voltage by means of  $D_C$ ).
- The diode  $D_C$  prevents  $C_C$  from discharging when the MOSFET turns on. This diode is generally a fast-recovery diode. A low-value resistor ( $R_{14}$  of Figure 9) is inserted to limit the current spike which otherwise occurs when the MOSFET turning off,  $C_C$  abruptly charges. Do not oversize this series resistor. The leakage current flowing through it creates a voltage drop. The MOSFET voltage is clamped to the  $C_C$  voltage *PLUS* the series resistor voltage. In our case, the maximum leakage current is ( $V_{ILIM}/R_{sense}$ ) that is  $(1 V / 1.5 \Omega \approx 667 mA)$ . In our design, a 22  $\Omega$  resistor is implemented that results in an overshoot less than  $(22 \Omega \cdot 0.667 \approx 17 V)$ .

### Eq. 7 gives the maximum voltage

$$\left(\sqrt{2} \cdot (V_{in,ms})_{HL} + \frac{(1+k_c)(V_{out(OVP)}+V_f)}{N_{PS}}\right)$$

the MOSFET must sustain. This voltage is the  $C_C$  maximum voltage. Hence, the energy that  $R_C$  can consume and re-inject to the input over a switching cycle is given by:

$$\mathsf{E}_{\mathsf{R}_{\mathsf{C}}} = \frac{\frac{(1+\mathsf{k}_{\mathsf{C}}) \cdot (\mathsf{V}_{\mathsf{out}(\mathsf{OVP})} + \mathsf{V}_{\mathsf{f}})}{\mathsf{N}_{\mathsf{PS}}} \cdot \left(\frac{(1+\mathsf{k}_{\mathsf{C}}) \cdot (\mathsf{V}_{\mathsf{out}(\mathsf{OVP})} + \mathsf{V}_{\mathsf{f}})}{\mathsf{N}_{\mathsf{PS}}} + \sqrt{2} \cdot (\mathsf{V}_{\mathsf{in,rms}})_{\mathsf{HL}}\right) \cdot \mathsf{T}_{\mathsf{SW}}}{\mathsf{R}_{\mathsf{C}}}$$
(eq. 20)

The energy due to the leakage inductor must be handled.

It is maximal when the primary current exceeds its  $\left(\frac{V_{ILIM}}{R_{sense}}\right)$ 

limit where  $V_{ILIM}$  is the over-current protection threshold and  $R_{sense}$ , the current sense resistor:

$$\mathsf{E}_{\mathsf{L}_{\mathsf{leak}}} = \frac{1}{2} \mathsf{L}_{\mathsf{leak}} \left( \frac{\mathsf{V}_{\mathsf{ILIM}}}{\mathsf{R}_{\mathsf{sense}}} \right)^2 \cdot \frac{\frac{(1+\mathsf{k}_{\mathsf{C}}) \cdot (\mathsf{V}_{\mathsf{out}(\mathsf{OVP})} + \mathsf{V}_{\mathsf{f}})}{\mathsf{N}_{\mathsf{PS}}}}{\frac{(1+\mathsf{k}_{\mathsf{C}}) \cdot (\mathsf{V}_{\mathsf{out}(\mathsf{OVP})} + \mathsf{V}_{\mathsf{f}})}{\mathsf{N}_{\mathsf{PS}}}} - \frac{(\mathsf{V}_{\mathsf{out}(\mathsf{OVP})} + \mathsf{V}_{\mathsf{f}})}{\mathsf{N}_{\mathsf{PS}}}}{\mathsf{N}_{\mathsf{PS}}} = \frac{1+\mathsf{k}_{\mathsf{C}}}{2\cdot\mathsf{k}_{\mathsf{C}}} \, \mathsf{L}_{\mathsf{leak}} \left( \frac{\mathsf{V}_{\mathsf{ILIM}}}{\mathsf{R}_{\mathsf{sense}}} \right)^2 \tag{eq. 21}$$

This energy of Eq. 20 must be equal or higher than the leakage inductor energy defined in Eq. 21. From this, we can deduce the following minimum  $R_C$  value:

$$R_{C} \leq \frac{\frac{(V_{out(OVP)} + V_{f})}{N_{PS}} \cdot \left(\frac{(1 + k_{C}) \cdot (V_{out(OVP)} + V_{f})}{N_{PS}} + \sqrt{2} \cdot (V_{in,rms})_{HL}\right)}{\frac{1}{2 \cdot k_{C}} L_{leak} \left(\frac{V_{ILIM}}{R_{sense}}\right)^{2} \cdot f_{SW}}$$
(eq. 22)

Select the  $C_C$  capacitor so that the time constant  $(R_C \cdot C_C)$  is large compared to a switching period, practically, in the range of 1 ms.

Since in our application, we have selected ( $k_C = 80\%$ ), it comes:

$$R_{C} \leq \frac{28 \cdot 6\left((180\% \cdot 28 \cdot 6) + \sqrt{2} \cdot 265\right)}{\frac{1}{2 \cdot 80\%} 20\mu \left(\frac{1}{1.5}\right)^{2} \cdot 65k} \cong 315 \text{ k}\Omega$$
(eq. 23)

This resistor will dissipate  $\frac{(180\% \cdot 28 \cdot 6)^2}{315k} \cong 290 \, mW$ 

Two 470 k $\Omega$ , 1/2 W resistors are placed in parallel for the following effective resistance: (470 k || 470 k = 235 k $\Omega$ ).

A 4.7 nF/100 V capacitor is implemented for  $C_C$  that with  $R_C$  forms a 1.1 ms time constant.

#### **Output Capacitor**

The power delivered by PFC converters exhibits a large ac component at twice the line frequency. To some extend, the output capacitor compensates for it but yet, the output current exhibits some ripple inversely proportional to the capacitor value ( $C_{out}$ ).

Below equation expresses the current ripple:

$$\frac{(\Delta I_{out})_{pk-pk}}{I_{out,nom}} = \frac{2}{\sqrt{1 + (4\pi \cdot f_{line} \cdot R_{LED} \cdot C_{out})^2}}$$
(eq. 24)

From Eq. 24, the following minimum value for  $C_{out}$  can be deduced (Eq. 25):

$$C_{out,min} = \frac{\sqrt{\left[\frac{2}{\left(\Delta I_{out}\right)_{pk-pk}}\right]^{2} - 1}}{4\pi \cdot f_{line,min} \cdot R_{LED,min}} \qquad (eq. 25)$$

 $C_{out}$  must then be large enough to avoid an excessive current ripple which could reduce the LED reliability. The flicker index is commonly specified below 0.15. This requirement corresponds to a 100% peak-to-peak ripple in a PF-corrected LED driver with a sinusoidal output current shape

This criterion (100% peak to peak ripple), leads to:

$$\frac{(\Delta I_{out})_{pk-pk}}{I_{out,nom}} = 1$$
 (eq. 26)

In our application the minimum LED dynamic resistance is estimated to be 6  $\Omega$  and the minimum line frequency is 50 Hz. In this case, the minimum output capacitor value is:

$$C_{out,min} = \frac{\sqrt{\left(\frac{2}{1}\right)^2 - 1}}{2 \cdot 100\pi \cdot 6} \cong 460 \ \mu F$$
 (eq. 27)

A 470 F/35 V is implemented.

#### Bulk Capacitor Heating:

It must also be checked that the ESR is low enough to prevent the rms current that flows through it, from overheating the bulk capacitor. This capacitor rms current can be estimated using the following expression.

$$(I_{C,rms})_{max} = \sqrt{\left(\frac{32\sqrt{2}}{9\pi} \cdot \left(\frac{n_P}{n_S}\right)^2 \cdot \frac{(P_{in,avg})_{max}^2}{V_{in,rms} \cdot \frac{V_{out} + V_f}{N_{PS}}} \left(1 + \frac{9\pi^2}{16\sqrt{2}} \cdot \frac{V_{in,rms}}{\frac{V_{out} + V_f}{N_{PS}}}\right)\right) - I_{out,nom}^2$$
(eq. 28)

It remains wise to check the output capacitor heating in the lab.

#### STEP 2: OUTPUT CURRENT SETTING

As explained in the data sheet, the output current is regulated to equal the following *I*<sub>out,nom</sub> nominal output current:

$$I_{\text{out,nom}} = \frac{V_{\text{REF}}}{2N_{\text{PS}}R_{\text{sense}}} \tag{eq. 29}$$

Where:

- N<sub>PS</sub> is the secondary to primary transformer turns ratio N<sub>PS</sub> = n<sub>S</sub> / n<sub>P</sub>
- $R_{sense}$  is the current sense resistor (see Figure 2)
- $V_{REF}$  is the output current internal reference.

Hence once the transformer is designed,  $N_{PS}$  is known and the only current sense resistor dictates the output current level.

$$R_{sense} = \frac{V_{REF}}{2N_{PS}I_{out,nom}}$$
 (eq. 30)

The power dissipated by  $R_{sense}$  can be computed by the following equation:

$$\mathsf{P}_{\mathsf{R}_{\mathsf{sense}}} = \frac{4}{3} \mathsf{R}_{\mathsf{sense}} \left( \frac{\mathsf{P}_{\mathsf{in},\mathsf{avg}}}{\mathsf{V}_{\mathsf{in},\mathsf{rms}}} \right)^2 \left( 1 + \frac{8\sqrt{2} \cdot \mathsf{V}_{\mathsf{in},\mathsf{rms}}}{3\pi \cdot \frac{\mathsf{V}_{\mathsf{out}}}{\mathsf{N}_{\mathsf{PS}}}} \right) \quad (\mathsf{eq. 31})$$

In our application:

•  $N_{PS} = 1/6$ 

- *I*out.nom = 500 mA
- $(P_{in,avg})_{max} = 12 \text{ W}$
- $(V_{in,rms})_{LL} = 90 \text{ V}$
- $V_{out,min} = 10 \text{ V}$

Hence:

$$\mathsf{R}_{\mathsf{sense}} = \frac{250 \cdot 10^{-3}}{2 \cdot \frac{1}{6} \cdot 500 \cdot 10^{-3}} = 1.5 \,\Omega \qquad (\mathsf{eq. 32})$$

And:

$$\mathsf{P}_{\mathsf{R}_{\mathsf{Sense}}} = \frac{4}{3} 1.5 \left(\frac{12}{90}\right)^2 \left(1 + \frac{8\sqrt{2} \cdot 90}{3\pi \cdot \frac{10}{1/6}}\right) \cong 100 \text{ mW}$$
 (eq. 33)

Two 3  $\Omega$  resistors are placed in parallel.

#### Input Voltage Sensing and Feedforward:

A portion of the input voltage must be applied to the  $V_S$  pin to provide the circuit with the sinusoidal reference necessary for shaping the input current (PFC). The obtained current reference is further modulated so that when averaged over a half-line period, it is equal to the output current reference ( $V_{REF}$ ). This averaging process is made by an internal Operational Trans-conductance Amplifier (OTA) and the capacitor connected between the COMP pin (pin3) and ground. The recommended minimum COMP capacitance is 1  $\mu$ F.

#### COMP Pin Capacitor

A 1  $\mu$ F capacitor is to be placed between COMP pin and ground.

#### Input Voltage Sensing

A resistors divider ( $R_{S1}$  and  $R_{S2}$  of Figure 2) provides pin 2 with the V<sub>S</sub> signal. The scale-down factor is computed in accordance with the brown-out protection. If ( $V_{in,rms}$ )<sub>BOH</sub> is the targeted minimum line rms voltage necessary for entering operation,  $R_{S1}$  and  $R_{S2}$  must comply with:

$$\frac{R_{S2}}{R_{S1} + R_{S2}} \cdot \sqrt{2} (V_{in,rms})_{BOH} = V_{BO(on)} \quad (eq. 34)$$

Where  $V_{BO(on)}$  is the internal threshold (1 V typically) the  $V_S$  pin voltage must exceed to allow circuit operation.

In other words,

$$R_{S1} = R_{S2} \left( \frac{\sqrt{2} \cdot (V_{in,rms})_{BOH}}{V_{BO(on)}} - 1 \right)$$
 (eq. 35)

 $R_{S2}$  values in the range of 50 k $\Omega$  generally provide a good tradeoff between losses and noise immunity. In our application, we select 47 k $\Omega$ . Our system being supposed to enter operation when the line voltage exceeds 81 V rms:

$$R_{S1} = 47 \cdot 10^3 \cdot \left(\frac{\sqrt{2} \cdot 81}{1} - 1\right) \approx 5.4 \text{ M}\Omega \quad (\text{eq. 36})$$

It is generally recommended not to have a single resistor placed between a high-voltage rail and a low potential node. Instead, two or more resistors are to be placed in series. In our case, we use two 2,700 k $\Omega$  resistors for  $R_{S1}$ .

#### Feedforward

The NCL30188 computes the current setpoint ( $V_{control}$ ) for power factor correction and proper regulation of the LED current. Now, the MOSFET cannot turn off at the very moment when the current-sense voltage exceeds  $V_{control}$ . There actually exists a propagation delay  $t_{prop}$  (Figure 5) for which the primary current keeps rising. As a result, the primary current does not exactly peak to the expected ( $V_{control} / R_{sense}$ ) value but to a higher level. The output current is hence also affected. Optimal regulation performance requires the peak current increase caused by  $t_{prop}$  to be compensated.



Figure 5. Propagation Delay Effect on Peak Current

I

The NCL30188 compensates for the propagation delay by sourcing a current proportional to the  $V_S$  pin voltage out of the CS pin during the on-time. Placing a resistor  $R_{LFF}$  between the CS pin and the sense resistor, the following offset is hence obtained:

$$V_{CS(offset)} = K_{LFF} v_S (t) R_{LFF}$$
 (eq. 37)

Where the  $V_S$  pin voltage  $v_S(t)$  equates:

$$v_{\rm S}(t) = \frac{{\rm H}_{\rm S2}}{{\rm H}_{\rm S1} + {\rm H}_{\rm S2}} v_{\rm in}(t)$$
 (eq. 38)

Since the CS pin offset must compensate for

$$\left(R_{sense} \cdot \Delta I_{L,pk} = \frac{R_{sense} \cdot \nu_{in}(t) \cdot t_{prop}}{L_P}\right), \text{ the offset resistor}$$

value can be computed as follows:

$$R_{LFF} = \left(1 + \frac{R_{S1}}{R_{S2}}\right) \frac{t_{prop}R_{Sense}}{L_PK_{LFF}}$$
(eq. 39)

Where:

- $K_{LFF}$  is the  $V_S$  pin voltage to CS pin current conversion ratio. Its typical value is 20  $\mu$ S.
- $R_{S1}$  and  $R_{S2}$  are the input voltage sensing resistors (see Figure 2).

Parameter  $t_{prop}$  includes the controller internal delay of the controller (about 50 ns) and the MOSFET turning off time. Thus, it varies with respect to the chosen MOSFET and the way it is driven (value of the gate resistors for instance). As a consequence, it is difficult to predict its exact value prior to evaluating the LED driver design.

Table 3.

However, for a first approximation, we can calculate  $R_{LFF}$ , using  $t_{prop} = 200$  ns.

Then, the offset resistor value can be fine-tuned on the bench so that the output current characteristic is nearly flat over the line voltage range.

Using Eq. 39, we can calculate the first value of  $R_{LFF}$  for our design:

$$\begin{aligned} \mathsf{R}_{\mathsf{LFF}} &= \left(1 + \frac{\mathsf{R}_{\mathsf{S1}}}{\mathsf{R}_{\mathsf{S2}}}\right) \frac{\mathsf{t}_{\mathsf{prop}} \mathsf{R}_{\mathsf{Sense}}}{\mathsf{L}_{\mathsf{P}} \mathsf{K}_{\mathsf{LFF}}} = \\ &= \left(1 + \frac{5400}{47}\right) \frac{200n \times 1.5}{1900\mu \times 20\mu} \cong 915\Omega \end{aligned}$$

After experiments in the lab,  $R_{LFF}$  value was decreased to 820  $\Omega$ .

<u>Important Note:</u> As indicated in the NCL30188 data sheet,  $R_{LFF}$  must be selected higher than 250  $\Omega$ .

If not, the circuit may improperly detect that the CS pin is grounded.

#### Selecting the CS Pin Capacitor

The shape of the current-sense voltage influences the output current regulation. If the CS pin filter ( $R_{LFF}$ ,  $C_{CS}$ ) is too big, the output current setpoint will vary ( $I_{out}$  higher than expected value). Thus, once  $R_{LFF}$  has been chosen, it is important to keep the value of  $C_{CS}$  as small as possible to have an optimal output current regulation.  $C_{CS}$  should be in the range of 10–100 pF.

Finally: (see Table 3)

| R <sub>S1</sub>                          | R <sub>S2</sub> | C <sub>COMP</sub> | R <sub>SENSE</sub>                                  | R <sub>LFF</sub> | C <sub>CS</sub> |
|------------------------------------------|-----------------|-------------------|-----------------------------------------------------|------------------|-----------------|
| 5400 kΩ (two 2.7 MΩ<br>placed in series) | 47 kΩ           | 1 μF              | 1.5 $\Omega$ (two 3 $\Omega$ resistors in parallel) | 820 Ω            | -               |

NCL30188 proprietary regulation technique ensures a very precise LED current control.

Please note that sources of deviation are however to be considered. They are detailed in [3]. Let's recall the main points:

• The NCL30188 regulates the total current provided by the converter, that are, the LED current plus the  $V_{CC}$  current. Hence, the actual output current is:

$$I_{\text{out,nom}} = \frac{N_{\text{P}} \cdot V_{\text{REF}}}{2 \cdot N_{\text{S}} \cdot R_{\text{sense}}} - \frac{N_{\text{Aux}}}{N_{\text{S}}} I_{\text{CC}} \qquad (\text{eq. 41})$$

In general, the  $\left(\frac{N_{Aux}}{N_S}I_{CC}\right)$  term is small compared to the

target LED current and can be ignored. If not,  $R_{sense}$  should be reduced to compensate for the circuit consumption.

- The output current value depends on the sense resistor  $(R_{sense})$ . Select a precise resistor and avoid long tracks that lead to an additional series resistance. If  $R_{sense}$  is 1  $\Omega$  and that the circuit additionally senses the voltage across a 20 m $\Omega$  track, the total sensing resistor will be 1.02  $\Omega$  instead of 1  $\Omega$ . Ultimately, the output current will 2% below target.
- Avoid inductive sense resistor. If not, the output current will be less than the target because of the offset the series inductor causes on the CS pin voltage:

$$\left(\frac{l_{R_{sense}}}{L_{P}}\cdot\nu_{in}(t)\right)$$
 where  $l_{R_{sense}}$  is the  $R_{sense}$  parasitic inductance.

#### **STEP 3: SD PIN MANAGEMENT**

The Thermal Foldback and Shutdown block of the NCL30188 is inherited from the NCL30082 and its functioning and design is detailed in application note <u>AND9131/D</u> ([2]). Only key points will be highlighted here.

#### Selecting the SD Over-voltage Zener Diode

A Zener diode can be placed between the  $V_{CC}$  and the SD pins. The circuit detects an OVP fault if the SD pin voltage exceeds 2.5 V. Note that the NCL30188 ensures that a 700  $\mu$ A minimum current flows through the Zener diode in this case (see [1]) so that it can be operated far from its knee region. The SD OVP threshold on  $V_{CC}$  is:

$$(V_{CC})_{SD,OVP} = V_Z + V_{OVP}$$
 (eq. 42)

Where  $V_{OVP}$  is the 2.5-V SD OVP threshold.

An SD OVP fault is detected if  $V_{CC}$  exceeds ( $V_{CC}$ )<sub>SD,OVP</sub>. For instance, if you applied a Zener diode exhibiting an 18 V Zener breakdown voltage (when biased by a 700 µA current), the SD\_OVP protection will trip when  $V_{CC}$ exceeds (18.0 + 2.5) volts, that is, 20.5 V. In this case, the NCL30188B stops operating for the auto-recovery 4 s delay. At the end of this time, the circuit attempts to resume operation. If the fault is still present, the circuit again detects an SD OVP fault and stops for 4 s. Finally, the NCL30188B enters a safe, very low duty-ratio burst mode. An SD OVP fault leads the NCL30188A to latch off until the LED driver is unplugged and  $V_{CC}$  drops below  $V_{CC(reset)}$ . At that moment, the fault is cleared and the circuit can resume operation.

Such a programmable protection feature is useful if the fixed  $V_{CC}$  OVP protection which trips when  $V_{CC}$  exceeds  $V_{CC(OVP)}$  (26.8 V typically) does not clamp the output

voltage at a low enough level. This is not the case in our application. No Zener diode is hence implemented.

#### Selecting the Thermistor

The resistance of a Negative Coefficient Temperature thermistor (NTC) reduces when its temperature rises. An NTC is to be placed between the SD pin and ground to detect an over-temperature condition. In response to a high temperature, the circuit gradually reduces the LED current down 50% of its nominal value. If despite the current reduction, the temperature still increases, the circuit will eventually stop operation. In general a 50% reduction in current is more than a 50% drop dissipated power as the LED forward voltage will decrease as the current is folded back.

More specifically, as shown by Figure 6,  $R_{th}$  designating the NTC resistance:

- The circuit starts to gradually reduce the output current when  $R_{th}$  drops below  $R_{TF(start)}$  and continues diminishing it until  $R_{th}$  goes below  $R_{TF(stop)}$ .
- At that moment, it maintains the output current at 50% of its nominal level as long as  $R_{th}$  is between  $R_{TF(stop)}$  and  $R_{OTP(off)}$ . If on the contrary, a temperature decay leads  $R_{th}$  to rise above  $R_{TF(stop)}$ , the current increases according the precedent characteristics. If  $R_{th}$  exceeds  $R_{TF(start)}$ , full current capability is recovered.
- The LED driver totally stops operating if  $R_{th}$  drops below  $R_{OTP(off)}$  and stays off until the temperature having reduced,  $R_{th}$  exceeds  $R_{OTP(on)}$ . At that moment, the circuit resumes (NCL30188B only – the A version latches off) and delivers 50% of the nominal current.
- If *R<sub>th</sub>* further rises, the current regulation grows as well until *R<sub>th</sub>* reaches *R<sub>TF(start)</sub>*. At that moment, the LED driver provides the full current.



Figure 6. Thermal Foldback Characteristics and Over-temperature Protection

As an example, if thermistor NB12P00104JBB from AVX is implemented:

- The circuit starts to reduce the output current at about 82°C ambient temperature.
- The circuit stops operation at about 104°C ambient temperature.
- The circuit recovers operating at about 90°C ambient temperature.

#### Selecting the SD Pin Capacitor

A small capacitor can be placed between the SD pin and ground to prevent the pin from picking up possible surrounding noise. Please note that the value of this capacitor must not exceed **4.7 nF** so that it can charge to its nominal level before the OTP blanking time has elapsed.

NOTE: At start-up, the controller blanks the SD function until a delay of 250  $\mu$ s minimum (OTP blanking time), has elapsed, to provide  $C_{SD}$  with enough time to properly charge above the 0.5 V over-temperature threshold. If not, the low SD pin voltage will be considered as caused by the low-resistance of an NTC in excessive temperature conditions.

Finally: (see Table 4)

# Table 4.

| D <sub>Z</sub> | R <sub>th</sub>     | C <sub>SD</sub> |
|----------------|---------------------|-----------------|
| N/A            | NB12P00104JBB (AVX) | 1 nF            |

#### STEP 4: AUXILIARY WINDING AND V<sub>CC</sub> MANAGEMENT

#### V<sub>CC</sub> Capacitor Refueling

In nominal operation, the auxiliary winding provides the  $V_{CC}$  voltage as shown by Figure 2. The auxiliary winding number of turns  $(n_{aux})$  is computed in the transformer section of the "Step 1" paragraph. Note that during the on-time, diode  $D_{AUX}$  of Figure 2 rectifies the auxiliary voltage to provide  $V_{CC}$ . Hence, neglecting the turn on spike,  $D_{AUX}$  must be able to sustain:

$$V_{\text{D}_{\text{AUX}}} = V_{\text{CC}} + \left(\frac{n_{\text{AUX}}}{n_{\text{P}}} \cdot \sqrt{2} \cdot (V_{\text{in,rms}})_{\text{HL}}\right) \text{ (eq. 43)}$$

The  $V_{CC}$  highest value is the maximum voltage the  $V_{CC(OVP)}$  threshold can take (28.5 V). Therefore:

$$V_{D_{AUX}} = (V_{CC(OVP)})_{max} + \left(\frac{n_{AUX}}{n_{P}} \cdot \sqrt{2} \cdot (V_{in,rms})_{HL}\right) (eq. 44)$$

In our case:

$$\begin{split} \mathsf{V}_{\mathsf{D}_{\mathsf{AUX}}} &= (\mathsf{V}_{\mathsf{CC}(\mathsf{OVP})})_{\mathsf{max}} + \left(\frac{\mathsf{n}_{\mathsf{AUX}}}{\mathsf{n}_{\mathsf{P}}} \cdot \sqrt{2} \cdot (\mathsf{V}_{\mathsf{in,rms}})_{\mathsf{HL}}\right) \cong \\ &\cong 28.5 + \left(\frac{1}{6} \cdot \sqrt{2} \cdot 265\right) \cong 91 \ \mathsf{V} \end{split} \tag{eq. 45}$$

Due to the turn on spike, some significant headroom is necessary. Selecting a diode exhibiting at least twice the computed  $V_{RRM}$  value seems a good practice.

A 250 V/0.2 A BAV21 diode is implemented in our application.

# V<sub>CC</sub> Capacitor Value and Startup Circuitry

When off (that is until  $V_{CC}$  has reached the 18-V start-up level), the NCL30188 consumes a very low current (13  $\mu$ A typically, 30  $\mu$ A maximum). Thus, high-impedance, low dissipation, resistors can be used to charge the  $V_{CC}$  capacitor at start-up.

Note however, that faults like a  $V_{CC}$  over-voltage condition lead the LED driver to stop operation and refrain from attempting to recover until a 4 s delay is elapsed. A low duty-ratio burst mode of operation is hence obtained as long as the fault is present.  $V_{CC}$  cycles up and down in such a case. For this time, the (off-mode) consumption is slightly higher (75  $\mu$ A max.). It is hence recommended to have the startup current ( $I_{startup}$  in Figure 7) above 75  $\mu$ A. If not,  $V_{CC}$  may collapse and the circuit reset before the 4 s delay has elapsed.

As detailed in application note <u>AND9131/D</u> [2], the startup resistor  $R_{startup}$  can either be connected to the bulk rail or to half-wave (Figure 7). Connecting the startup resistor to the half-wave allows decreasing the power dissipated in the startup resistor.



Figure 7. The Startup Resistor can be Connected to the Bulk Rail or to the Half Wave

#### Calculating the V<sub>CC</sub> Capacitor

The  $V_{CC}$  capacitor value ( $C_{Vcc}$ ) must be large enough to feed the controller until the auxiliary winding voltage  $V_{aux}$  is sufficiently large to supply the controller. The time duration where the controller is supplied by the only  $C_{Vcc}$  capacitor is noted  $t_{reg}$  (Figure 8).

The circuit enters operation when the  $V_{CC}$  capacitor is charged to the  $V_{CC(on)}$  startup level. For the  $t_{reg}$  duration, the  $V_{CC}$  capacitor must be able to maintain the  $V_{CC}$  voltage above the UVLO level ( $V_{CC(off)}$ ) while providing the current consumed by the circuit ( $I_{CC2}$  specified in the data sheet) and the current necessary to drive the MOSFET.

We can estimate  $t_{reg}$  by considering that for this period of time, all the LED driver output current is absorbed by the

output capacitor (no current flows through the LED string).  $t_{reg}$  lasts until the output voltage reaches the level at which  $V_{CC}$  starts to be charged. In general, we try to minimize the  $C_{Vcc}$  capacitor by allowing a nearly maximal  $V_{CC}$  capacitor discharge, that is, down to a value close to the UVLO level. At that moment, the output voltage will nearly be  $\left(V_{out} = \left(V_{CC(off)}\right)_{max} \frac{n_s}{n_{aux}}\right)$  and  $t_{reg}$  can then computed as follows:

$$t_{\text{reg}} \, \cong \, \frac{C_{\text{out}}}{I_{\text{out}}} \! \left( (V_{\text{CC(off)}})_{\text{max}} \, \frac{n_{\text{s}}}{n_{\text{aux}}} \right) \hspace{1.5cm} (\text{eq. 46})$$

Now, using the minimum value of the UVLO hysteresis (minimum value of  $V_{CC(on)} - V_{CC(off)}$ ), the minimum  $V_{CC}$  capacitor value comes:

$$C_{Vcc} \geq \frac{(I_{CC2} + Q_g f_{sw})t_{reg}}{(V_{CC(HYS)})_{min}} \cong \frac{n_s \cdot C_{out}}{n_{aux}} \cdot \frac{(I_{CC2} + Q_q f_{sw})}{I_{out}} \cdot \frac{(V_{CC(off)})_{max}}{(V_{CC(HYS)})_{min}}$$
(eq. 47)

Where:

• *I<sub>CC2</sub>* is the NCL30188 consumption at 65 kHz when the DRV pin is unloaded (4 mA max)



 (V<sub>CC(HYS)</sub>)<sub>min</sub> is the UVLO hysteresis minimum value (8 V)



Figure 8. V<sub>CC</sub> Waveform during Startup

Once the  $V_{CC}$  capacitor value is known, the start-up current needed to charge  $C_{Vcc}$  can be computed as a function

of the maximum acceptable start-up time if specified. Recall anyway that this startup current should not be less than

 $75 \,\mu\text{A}$  so that as explained at the beginning of this section, the circuit does not reset in fault mode. Hence:

$$I_{startup} = \frac{(V_{CC(on)})_{max} C_{Vcc}}{t_{startup}} + (I_{CC(start)})_{max} \text{ if } \frac{(V_{CC(on)})_{max} C_{Vcc}}{t_{startup}} + (I_{CC(start)})_{max} \ge 75 \ \mu\text{A}$$
(eq. 48)

$$I_{startup} = 75 \,\mu A \text{ otherwise}$$

Where:

- $(V_{CC(on)})_{max}$  is the V<sub>CC</sub> startup threshold maximum value
- $(I_{CC(start)})_{max}$  is the maximum value of the NCL30188 startup consumption (30  $\mu$ A)
- *t<sub>startup</sub>* is the targeted startup time

In our case, assuming a 19-nC gate charge MOSFET, a 65-kHz operation and a 0.5-s target for the startup time, it comes: (Eq. 49 and Eq. 50)

$$t_{\text{reg}} \cong \frac{C_{\text{out}}}{I_{\text{out}}} \Big( (V_{\text{CC(off)}})_{\text{max}} \frac{n_{\text{s}}}{n_{\text{aux}}} \Big) = \frac{470 \ \mu\text{F}}{500 \ \text{mA}} \ (9.4 \cdot 1) \cong 9 \ \text{ms}$$
(eq. 49)

$$C_{Vcc} \geq \frac{(I_{CC2} + Q_g f_{sw})t_{reg}}{(V_{CC(HYS)})_{min}} \cong \frac{(4m + 19n 65k)9m}{8} \cong 6 \ \mu\text{F}$$
(eq. 50)

We will select a 10  $\mu$ F/35 V capacitor. Hence:

$$I_{startup} = \frac{(V_{CC(on)})_{max} C_{Vcc}}{t_{startup}} + (I_{CC(start)})_{max} \cong \frac{20 \cdot 10\mu}{0.5} + 30\mu = 430 \ \mu A \ge 75 \ \mu A$$
(eq. 51)

#### **Startup Resistor Calculation**

#### **Bulk Connection**

For start-up time, the bulk rail sees the line peak voltage (the input voltage becomes a rectified sinusoid when the LED driver starts to operate), the following formula gives the  $R_{startup}$  value:

$$\mathsf{R}_{\mathsf{startup}} = \frac{\sqrt{2} \cdot (\mathsf{V}_{\mathsf{in,rms}})_{\mathsf{LL}}}{\mathsf{I}_{\mathsf{startup}}} \qquad (\mathsf{eq.}\ \mathsf{52})$$

Where:

- *I*<sub>startup</sub> is the startup current
- $(V_{in,rms})_{LL}$  is the lowest line rms voltage

The maximum power dissipated by the startup resistor connected to the bulk rail is:

$$\mathsf{P}_{\mathsf{startup}} = \frac{\left(\sqrt{2} \cdot (\mathsf{V}_{\mathsf{in},\mathsf{rms}})_{\mathsf{HL}} - \mathsf{V}_{\mathsf{CC}}\right)^2}{\mathsf{R}_{\mathsf{startup}}} \le \frac{2 \cdot (\mathsf{V}_{\mathsf{in},\mathsf{rms}})_{\mathsf{HL}}^2}{\mathsf{R}_{\mathsf{startup}}} \quad (\mathsf{eq.}\ 53)$$

Where  $(V_{in,rms})_{HL}$  is the highest line rms voltage.

#### Half-wave Connection

If the resistor is connected to the half-wave:

$$\mathsf{R}_{\mathsf{startup1/2}} = \frac{\frac{\sqrt{2} \cdot (\mathsf{V}_{\mathsf{in},\mathsf{rms}})_{\mathsf{LL}}}{\pi}}{\mathsf{I}_{\mathsf{Cvcc}} + \mathsf{I}_{\mathsf{CC}(\mathsf{start})}} = \frac{\mathsf{R}_{\mathsf{startup}}}{\pi} \quad (\mathsf{eq. 54})$$

The maximum power dissipated by the startup resistor connected to the half-wave is thus:

$$\mathsf{P}_{\mathsf{startup1/2}} = \frac{\left(\frac{\sqrt{2} \cdot (\mathsf{V}_{\mathsf{in},\mathsf{rms}})\mathsf{HL}}{\pi} - \mathsf{V}_{\mathsf{CC}}\right)^2}{\mathsf{R}_{\mathsf{startup1/2}}} \le \frac{2}{\pi^2} \frac{\left(\mathsf{V}_{\mathsf{in},\mathsf{rms}}\right)_{\mathsf{HL}}^2}{\frac{\mathsf{R}_{\mathsf{startup}}}{\pi}} = \frac{2}{\pi} \frac{\left(\mathsf{V}_{\mathsf{in},\mathsf{rms}}\right)_{\mathsf{HL}}^2}{\mathsf{R}_{\mathsf{startup}}} \tag{eq. 55}$$

In Our Application:

We selected the half-wave configuration. Since we have computed that the startup current had to be 430  $\mu$ A or more, we can deduce:

$$\mathsf{R}_{\mathsf{startup1/2}} = \frac{\frac{(\mathsf{V}_{\mathsf{in},\mathsf{rms}})_{\mathsf{LL}}\sqrt{2}}{\pi}}{\mathsf{I}_{\mathsf{startup}}} = \frac{\frac{90\sqrt{2}}{\pi}}{430\mu} \cong 94 \text{ k}\Omega \quad (\mathsf{eq. 56})$$

The power dissipated for the startup resistor at maximum input voltage is:

$$\mathsf{P}_{\text{startup1/2}} \le \frac{\left(\frac{(V_{\text{in,rms}})_{\text{HL}}\sqrt{2}}{\pi}\right)^2}{\mathsf{R}_{\text{startup1/2}}} = \frac{\left(\frac{265\sqrt{2}}{\pi}\right)^2}{94} \mathsf{k} \cong 151 \text{ mW}$$
(eq. 57)

Three 33-k $\Omega$ , 1/4 W resistors are placed in series.

# ZCD Network

 $R_{ZCD1}$  of Figure 2 limits:

- The current injected into the ZCD pin during the demagnetization time. As indicated in the data sheet, this current must remain below 5 mA.
- The current extracted from the ZCD pin during the on-time. This current must not exceed 2 mA.

During the on-time, the ZCD pin current is maximal at the highest line voltage:

$$I_{\text{ZCD,on}} = \frac{n_{\text{aux}}}{n_{\text{P}}} \frac{\sqrt{2} \cdot (V_{\text{in,rms}})_{\text{HL}}}{R_{\text{ZCD1}}} \le 2\text{mA} \quad (\text{eq. 58})$$

During the demagnetization time, the auxiliary winding voltage is maximal when  $V_{CC}$  is at its maximum value, that is, the OVP level. Hence:

Table 5.

$$I_{\text{ZCD,dmg}} = \frac{V_{\text{CC(OVP)max}} + V_{\text{f}}}{R_{\text{ZCD1}}} \le 5\text{mA} \qquad (\text{eq. 59})$$

Where  $V_{CC(OVP)max}$  is the  $V_{CC}$  maximum value for  $V_{CC}$ OVP protection tripping (28.5 V).

For optimal output current regulation, it is recommended to keep the ZCD pin voltage below 5 V. This is the goal of  $R_{ZCD2}$  of Figure 2.

$$\frac{R_{ZCD2}\left(V_{CC,max}+V_{f}\right)}{R_{ZCD1}+R_{ZCD2}} \leq 5V \tag{eq. 60}$$

Where  $V_{CC,max}$  is the maximal  $V_{CC}$  voltage in normal operation (20 V in our application).

Finally, this resistor together with the  $C_{ZCD}$  capacitor delays the zero-voltage crossing event and helps to tune the turn-on instant when the drain voltage is in the valley.

Finally: (see Table 5)

| C <sub>VCC</sub> | R <sub>startup1/2</sub>                         | R <sub>startup</sub> | D <sub>AUX</sub> | $R_{ZCD1} / R_{ZCD2}$ | C <sub>ZCD</sub> |
|------------------|-------------------------------------------------|----------------------|------------------|-----------------------|------------------|
| 10 μF / 35 V     | three 33 k $\Omega$ , 1/4 W resistors in series | N/A                  | BAV21            | 33 kΩ / 10 kΩ         | 22 pF            |

# DETAILED SCHEMATIC FOR OUR 10 W, UNIVERSAL MAINS LED DRIVER



Figure 9. Application Schematic

# EXPERIMENTAL DATA

#### **Output Current Regulation**

Figure 10 shows the output current as a percentage of its nominal value. We can see that its characteristic is very flat with respect to the temperature.

Thermal Foldback starts at about 80°C. As a result, the output current linearly decays to reach 50% of its nominal value at nearly 92°C. The circuit stops operating (SD pin

Over Temperature Protection) at approximately 105°C and resumes operation when the temperature drops down to about 90°C. These temperature thresholds depend on the thermistor connected to the SD pin. Below characteristics were obtained with a NB12P00104JBB thermistor manufactured by AVX.



#### **Power Factor**

Figure 11 shows the power factor measured at two different line magnitudes (115 V rms and 230 V rms). The power factor is extremely stable over the considered

temperature range from  $-40^{\circ}$ C to  $80^{\circ}$ C. Above  $80^{\circ}$ C, the performance is affected by the thermal foldback which reduces the output current.



Figure 11. Power Factor Performance over the Temperature Range



Figure 12. Current Waveform at 115 V rms

### **Fault Situations**

The NCL30188 incorporates a large suite of protections. Next figures (obtained using the NCL30088B in the application discussed in this document), illustrate the circuit capability to address shorted/open situations of the LED string or an output diode failure. Application note AND9204/D discusses in details the NCL30088 behavior under safety tests [4]. The NCL30188 only differs from the NCL30088 in an increased resolution of the digital current–control algorithm. Thus, this application note also highlights the NCL30188 protection functions that help pass the safety tests.

# **Open LED String Situation**

The LED string being disconnected, the  $V_{CC}$  voltage rises and the  $V_{CC(OVP)}$  protection trips when  $V_{CC}$  exceeds 26.8 V (typically). At that moment, the circuit stops operating for the 4-s auto-recovery delay. The LED driver recovers normal operation when the LEDs are again connected.



Figure 13. The System Enters a Safe Low Duty-ratio Burst Mode when the LED String is Disconnected (the LED Driver is Unloaded for about 15 s for this Test)

In the case of Figure 13, the only  $V_{CC(OVP)}$  protection is in play. Note that a Zener diode could have been placed between the  $V_{CC}$  and SD pins to select a lower  $V_{CC}$  threshold for fault detection (see the SD pin OVP function in the NCL30188 data sheet). Further note that if the  $V_{CC(OVP)}$ protection is auto-recovery in all NCL30188 versions, the SD pin OVP can be a latching-off (NCL30188A) or an auto-recovery (NCL30188B) protection.

#### **LED String Short Situation**

As illustrated by Figure 14, if the output is shorted, the AUX\_SCP protection makes the LED driver enters a safe, low duty-ratio burst mode. Normal operation is recovered when the short is removed. Note that the NCL30188A latches off when an output short is detected. No recovery is hence possible with these versions until the LED driver is unplugged and  $V_{CC}$  drops below  $V_{CC(reset)}$ . At that moment, the fault is cleared and the circuit can resume operation.



Figure 14. The System Enters a Safe Low Duty-ratio Burst Mode when the Output is Shorted (the LED Driver Output is Shorted for about 10 s for this Test)

#### **Output Diode Short**

The LED driver stops operation as soon as 4 faulty DRV pulses are detected (see Figure 16). In this situation, the NCL30188B attempts to resume operation when the 4-s

auto-recovery delay is elapsed. The NCL30188A remains latched off until the system is reset.



Figure 15. NCL30188B Operation when the Output Diode is Shorted



Figure 16. The Winding or Output Diode Short Circuit Protection (WODSCP) Trips as soon as 4 Consecutive Faulty DRV Pulses are Detected

# REFERENCES

- [1] NCL30188 Data Sheet, http://www.onsemi.com/pub\_link/Collateral/ NCL30188-D.PDF
- [2] Stéphanie Cannenterre, Application Note AND9131/D, Designing a LED Driver with the NCL30080/81/82/83, <u>http://www.onsemi.com/pub\_link/Collateral/</u> AND9131-D.PDF
- [3] Stéphanie Cannenterre, Understanding sources of LED current deviations...
- [4] Joel Turchi, "NCL30188 and NCL30085 Safety Tests Consideration", Application Note <u>http://www.onsemi.com/pub\_link/Collateral/</u> <u>AND9204–D.PDF</u>

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor roducts, "huclufing compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor." "Typical" parameters which may be provided in ON Semiconductor dates thesets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor and is officers, employees or use ON Semiconductor products for any such unitended or inauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, ori indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Buyer shall indemnif

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative