**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# Zener Macro-Models Provide Accurate SPICE Simulations

INTRODUCTION

simulation of a diode's current versus voltage characteristics.

The macro-models are created by combining standard SPICE

devices into a sub-circuit. Zener macro-models offer several

advantages over the standard diode model available in

Zener macro-models provide an accurate SPICE

Prepared by: Jim Lepkowski ON Semiconductor



# **ON Semiconductor®**

http://onsemi.com

# **APPLICATION NOTE**

# Zener I vs. V Characteristics

The current versus voltage relationship of a Zener diode is shown in Figure 1. The four operational regions are the forward, leakage, breakdown and the maximum current regions. Zener diodes are typically used as voltage regulators; thus, the reverse bias breakdown region is the normal operating area for the device.





# © Semiconductor Components Industries, LLC, 2006 January, 2006 - Rev. 0

# Zener Diode SPICE Model Options

The three basic methods used to create Zener diode SPICE models are listed below.

- 1. Curve Fit Models
- 2. SPICE Diode Statement
- 3. Macro-Model Subcircuit

## **Curve Fit Models**

Curve fit SPICE models are an attractive modeling option in versions of SPICE that have analog behavior modeling statements. The mathematical functions and "If-Then-Else" commands can be used to perform conditional branching to accurately match the Zener's impedance in the four operating regions. Curve fit models are not as popular as the Diode 'D' statement or macro-model options because the analog behavioral statements are not available in some versions of SPICE. In contrast, the SPICE statements used in the diode and macro-model are compatible with almost all versions of SPICE.

Curve fit models are created using a polynomial expression in the SPICE voltage controlled current source 'G' command. The polynomials can be generated using the curve fit feature of a mathematical program such as MathCad or Excel to form a transfer function of the Zener's impedance. A negative feature of the curve fit approach is that this option creates a mathematical model, while in contrast the macro-model approach produces an equivalent circuit to represent the Zener.

## SPICE Diode Statement

The majority of the Zener SPICE models available in the industry are created using the SPICE 'D' diode statement. Table 1 provides the variables available with the PSPICE 'D' diode model. An example of a 'D' statement is shown below.

\* anode cathode model name D1 2 1 MD1 .MODEL MD1 D IS=6.57933e-10 N=1.84949 XTI=1 +RS=1.022CJO=1.5e-10 TT=1e-08

There are several restrictions that limit the accuracy of using the diode 'D' statement to model a Zener. First, the diode statement does not have a provision for defining a separate series resistance for the forward and reverse bias breakdown regions. The resistances in the two regions are not equal; thus, it is not possible to accurately model the slope of the voltage versus current characteristic in both regions. Next, the 'D' statement does not have a variable to model the variance of the Zener voltage with temperature (T). The polarity and magnitude of  $\Delta V_7 / \Delta T$  is a function of the breakdown voltage. If  $V_Z$  is < 5.6 V,  $\Delta V_Z / \Delta T \approx$ -2.0 mV/°C. If V<sub>Z</sub> is > than 5.6 V, the  $\Delta V_Z/\Delta T$  temperature coefficient is positive and increases as a function of the magnitude of V<sub>7</sub>. Also, the diode statement does not have a variable to limit the current to a maximum value that matches the Zener's power dissipation capability.

| Table 1. Delault values of the FSFICE Didde Statement D valiables |
|-------------------------------------------------------------------|
|-------------------------------------------------------------------|

| Variable | Decomptor                                      | SPICE Default | ON<br>Macro-Model<br>Dofault Value | Unito |
|----------|------------------------------------------------|---------------|------------------------------------|-------|
| variable | Falameter                                      | Value         |                                    | Units |
| IS       | Saturation Current                             | 1 E-14        | 1 E-14                             | A     |
| RS       | Resistance                                     | 0             | 10                                 | Ω     |
| BV       | Reverse Breakdown Voltage                      | ∞             | 5                                  | V     |
| IBV      | Current at Reverse Breakdown Voltage           | 1 E-3         | 1 E-3                              | А     |
| Ν        | Emission Coefficient (η)                       | 1             | 1                                  | -     |
| XT1      | Saturation Current Temp. Coefficient           | 3             | 0                                  | -     |
| TT       | Transit Time                                   | 0             | 10                                 | nS    |
| CJO      | Zero Bias Junction Capacitance                 | 0             | 50                                 | pF    |
| VJ       | Junction Potential                             | 1             | 1                                  | V     |
| М        | Grading Coefficient                            | 0.5           | 0.5                                | -     |
| EG       | Activation Energy                              | 1.11          | 1.11                               | eV    |
| KF       | Flicker Noise Coefficient                      | 0             | 0                                  | -     |
| AF       | Flicker Noise Exponent                         | 1             | 1                                  | -     |
| FC       | Depletion Capacitance Forward Bias Coefficient | 0.5           | 0.5                                | -     |
| TNOM     | Nominal Temperature                            | 27            | 27                                 | °C    |

1. The values of the ON macro-model components are generated by the MODPEX software from the data sheet specifications.

The PSPICE diode command does not have a maximum current limit (I<sub>MAX</sub>) variable. The macro-model's default value for I<sub>ZM</sub> is 200 mA.
 The PSPICE diode command does not have a variable to define the temperature coefficient of the breakdown voltage. The macro-model's default value for ΔV<sub>Z</sub>/ΔT is 0 mV/°C.

#### Macro-Model Subcircuit

A Zener diode macro-model can be created using standard SPICE components. Figure 2 shows a schematic representation of the macro-model that is used to create the majority of the ON Zener SPICE models. The netlist for the MMBZ5232's macro-model is provided in Appendix I as an example. A summary of the operation of the model is given in Table 2. Further details on the macro-model are provided in references [5] and [6]. Alternative Zener diode macro-models are given in references [1]-[4].



Figure 2. Zener Diode SPICE Macro-Model

#### **Forward Bias Region**

Diode  $D_1$  is the key component when the voltage  $V_D$  across the Zener is greater than zero.  $D_1$ 's forward bias characteristics are controlled by the saturation (IS),

emission coefficient (N) and series resistance (RS) variables. The forward bias current equations are listed below.

$$\begin{split} I_{D} &= I_{F} + I_{L} + I_{R} \\ &= I_{F\_D1} + \frac{V_{D}}{R_{L}} + I_{S\_D2} \qquad I_{L} \& I_{R} \ll I_{F\_D1} \\ &\therefore I_{D} \cong I_{F\_D1} \cong I_{S\_D1} \Bigg[ e \land \left( \frac{V_{D1}}{\eta V_{T}} \right) - 1 \Bigg] \cong I_{S\_D1} \Bigg[ e \land \left( \frac{V_{D1}}{\eta V_{T}} \right) \Bigg] V_{T} = \frac{kT}{q} \cong 26 \text{ mV} @ 25^{\circ}C \end{split}$$

#### Leakage Region

The leakage or reverse bias before breakdown region is defined when voltage  $V_D$  is between 0 V and the breakdown voltage (V<sub>BR</sub>). Currents I<sub>F</sub> and I<sub>R</sub> are small in

comparison to 
$$I_L$$
 because diodes  $D_1$  and  $D_2$  are reverse  
biased. The leakage current can be approximated by the  
ratio of  $V_D$  to  $R_L$ .

$$\begin{split} I_D &= I_F + I_L + I_R \\ &= I_{S\_D1} + \frac{V_D}{R_L} - I_{S\_D2} \qquad I_{S\_D1} \& I_{S\_D2} \ll I_L \\ &\therefore I_D \cong \frac{V_D}{R_I} \end{split}$$

#### **Breakdown Region**

The reverse bias breakdown region is modeled by the devices contained in the current path of  $I_R$ . Current flows through this path when voltage  $V_D$  exceeds the voltage of  $EV_1$  plus the forward voltage of  $D_2$ . The breakdown voltage

 $(V_{BR})$ , represented by  $EV_1$ , is equal to the product of current source  $I_{BV}$  and resistor  $R_{BV}$ . The Zener voltage  $V_Z$ , specified at current  $I_{ZT}$ , is equal to the sum of the voltages of  $EV_1$ ,  $R_Z$ ,  $D_2$  and  $D_3$  as shown below.

$$\begin{split} I_D &\cong I_{S} \Bigg[ e^{-} \left( \frac{V_D}{\eta V_T} \right) \Bigg] \quad \therefore V_D &\cong \eta V_T \Bigg[ In \left( \frac{I_D}{I_S} \right) \Bigg] \\ V_Z &= V_{BR} + V_{D2} + V_{RZ} - V_{D3} \\ V_Z & @ I_{ZT} &= EV_1 + \eta_2 V_T In \left( \frac{I_{D2}}{I_{S2}} \right) + (I_{ZT}R_Z) - \eta_3 V_T In \left( \frac{I_{D3}}{I_{S3}} \right) \\ &= (I_{BR}R_{BV}) + \eta_2 V_T In \left( \frac{I_{ZT}}{I_{S2}} \right) + (I_{ZT}R_Z) - \eta_3 V_T In \left( \frac{I_{ZG} - I_{ZT}}{I_{S3}} \right) \end{split}$$

An equation that determines the ratio of the emission coefficients  $\eta_2$  and  $\eta_3$  is created by assuming that the reverse saturation currents for diodes  $D_2$  and  $D_3$  are equal.

$$\eta_3 = \eta_2 \ ln \left( \frac{l_{ZG} - l_{ZT}}{l_{ZT}} \right)$$

The Zener impedance, or the slope of the current versus voltage curve, is equal to the derivative of the diode's voltage equation with respect to current. The impedance equation shown below is valid for low frequencies, where the junction capacitance can be neglected.

$$Z_D = \frac{\delta V_D}{\delta I_D} = \frac{\eta V_T}{I_D}$$

The impedance of the Zener, defined as  $Z_{ZT}$  and  $Z_{ZK}$ , is defined at test currents  $I_{ZT}$  and  $I_{ZK}$ , respectively. The two impedance and  $\eta_3$  equations are used to calculate  $R_Z$ ,  $\eta_2$  and  $\eta_3$ . The Zener impedance in the breakdown region is approximated by neglecting the parallel connected resistor  $R_L$  and the reverse biased diode  $D_1$  for simplicity.

$$Z_{Z} \cong R_{Z} + Z_{D2} + Z_{D3}$$
$$Z_{ZT} \cong R_{Z} + \frac{\eta_{2}V_{T}}{I_{ZT}} + \frac{\eta_{3}V_{T}}{(I_{ZG} - I_{ZT})}$$
$$Z_{ZK} \cong R_{Z} + \frac{\eta_{2}V_{T}}{I_{ZK}} + \frac{\eta_{3}V_{T}}{(I_{ZG} - I_{ZK})}$$

#### **Current Limit Region**

Diode  $D_3$ , current source  $I_{ZG}$  and resistor  $R_{ZG}$  are used to form a current limiting circuit. The current limiting mode occurs when  $I_{D2}$  increases to the value of  $I_{ZG}$ , which reverse biases  $D_3$  and limits the current. The maximum current ( $I_{ZM}$ ) has a weak dependency on the magnitude of the bias voltage and  $R_{ZG}$  is used to provide a slope to the current versus voltage curve.  $D_3$ 's current can be expressed by the equations listed below.

# Macro-Model Limitations

Macro-models provide an accurate SPICE representation of a Zener's current and voltage characteristics for most applications. The macro-models solve several of the limitations associated with the SPICE diode 'D' statement and the curve fit models. The accuracy of the macro-models is directly proportional to the thoroughness of the Zener's data sheet. Macro-models are a powerful analytical design tool; however, they should not be used as a replacement for hardware development tests. A summary of the limitations of the macro-models is shown in Table 3.

| Table 2 Kay  | Dealan   | Equations and | Easturas | of the Zone | Diada Maa | ro Model |
|--------------|----------|---------------|----------|-------------|-----------|----------|
| Table 2. Rey | / Design | Equations and | realures | or the Zene | Dioue Mac | lo-wouer |

| Region            | Voltage<br>Boundaries                              | Key Design Equations                                                                                      | Macro-Model<br>Components                                                              | Comments                                                                                                                                                                                                                                                            |
|-------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Forward<br>Bias   | V <sub>D</sub> > 0                                 | $I_{D} \cong I_{F_{D1}} \cong I_{S_{D1}} \left[ e \land \left( \frac{V_{D1}}{\eta V_{T}} \right) \right]$ | D <sub>1</sub>                                                                         | <ul> <li>I<sub>D</sub> is defined by the Ebers-Moll equation</li> <li>D<sub>1</sub>'s RS variable models the ΔI/ΔV slope</li> </ul>                                                                                                                                 |
| Leakage<br>Region | $V_{BR} < V_D \le 0$                               | $I_{D} \cong I_{L} \cong \frac{V_{D}}{R_{L}}$                                                             | RL                                                                                     | • RL's temperature coefficients model $\Delta I_L / \Delta T$                                                                                                                                                                                                       |
| Breakdown         | V <sub>ZM</sub> < V <sub>D</sub> ≤ V <sub>BR</sub> | $V_Z \cong V_{ZT} + Z_{ZT}I_D$ $V_{ZT} = V_Z @ I_{ZT}$ $Z_{ZT} \cong R_Z + RS_{D2} + RS_{D3}$             | EV <sub>1</sub> , D <sub>2</sub> , R <sub>Z</sub><br>I <sub>BV</sub> , R <sub>BV</sub> | <ul> <li>The recommended bias current for a voltage regulator application is I<sub>ZM</sub> &lt; I<sub>D</sub> ≤ I<sub>ZT</sub></li> <li>R<sub>BV</sub>'s temperature coefficients model ΔV<sub>Z</sub>/ΔT</li> <li>R<sub>Z</sub> models the ΔI/ΔV slope</li> </ul> |
| Current<br>Limit  | V <sub>D</sub> ≤ V <sub>ZM</sub>                   | I <sub>ZM</sub> ≅ I <sub>ZG</sub>                                                                         | D <sub>3</sub> , I <sub>ZG</sub> , R <sub>ZG</sub>                                     | <ul> <li>I<sub>ZM</sub> is a function of the IC package</li> <li>R<sub>ZG</sub> models the ΔI/ΔV slope</li> </ul>                                                                                                                                                   |

# AND8250/D

# Table 3. Simulation Limits of Zener Macro-Models

| Region        | Key Design Parameter                | Model Limitation                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Forward       | Forward Voltage (V <sub>F</sub> )   | <ul> <li>V<sub>F</sub> is typically specified as a maximum value at a single current point in the data sheet</li> <li>The simulation accuracy is enhanced if two typical current points are used by the modeling algorithm</li> </ul>                                                                                                                                                                              |
| Leakage       | Leakage Current (I <sub>L</sub> )   | <ul> <li>I<sub>L</sub> is modeled as a linear function of the bias voltage</li> <li>I<sub>L</sub> actually varies as an exponential function of the bias voltage</li> </ul>                                                                                                                                                                                                                                        |
| Breakdown     | Zener Voltage (V <sub>Z</sub> )     | <ul> <li>V<sub>Z</sub> tolerance (typ. ±5%) is not modeled</li> <li>Monte-Carlo simulations can provide tolerance and worst case analysis</li> </ul>                                                                                                                                                                                                                                                               |
| Current Limit | Maximum Current (I <sub>MAX</sub> ) | <ul> <li>Voltage surge suppression capability beyond I<sub>MAX</sub> is not modeled</li> <li>Thermal self-heating produced when I<sub>D</sub> is large is not modeled</li> <li>Device overcurrent failures are not modeled. At the device's destruction point, V<sub>Z</sub> 'collapses' or decreases to a low value, which increases the current through the device to a level that damages the device</li> </ul> |

# References

- 1. Antognetti, P. and Massobrio, G., "Semiconductor Device Modeling with Spice", McGraw-Hill, New York, 1990.
- 2. Deveney, M., "A Temperature Dependent SPICE Macro-Model for Zener and Avalanche Diodes", *IEEE Circuits and Systems Midwest Symposium*, May, 1991.
- 3. Pawlikiewicz, A. and Zack, G., "A New Macro-Model for Zeners", *IEEE Circuits and Devices Magazine, Volume 9, Issue 2*, March, 1993.
- 4. Sandler, S., "SPICE Subcircuit Accurately Models Zener Characteristics", *Personal Engineering*, November, 1998.
- Wong, S. and Hu, C., "SPICE Macro-Model for the Simulation of Zener Diode I-V Characteristics", *IEEE Circuits and Devices Magazine, Volume 7, Issue 4*, July, 1991.
- Wong, S., Hu, C. and Chan, S., "SPICE Macro-Model for the Simulation of Zener Diode Current-Voltage Characteristics", *International Journal of Electronics, Volume 71, No. 24*, August, 1991.

# AND8250/D

Appendix I: MMBZ5232B Zener Diode Macro-Model SPICE Netlist MMBZ5232B Macro-Model SPICE Model \* Model Generated by MODPEX \* Copyright(c) Symmetry Design Systems \* All Rights Reserved \* MODEL FORMAT: PSPICE \* node: anode cathode .SUBCKT mmbz5232blt1 2 1 Forward Region \* D1's CJO term models the Zener's capacitance D1 2 1 MD1 .MODEL MD1 D IS=7.58703e-07 N=3.10159 XTI=1 RS=0.856 + CJO=1.5e-10 TT=1e-08 \*\*\*\*\* \*\*\*\*\*\* Leakage Region \* RL models leakage current (IL) \* MDR temp. coef. model  $\Delta I_L / \Delta T$ RL 1 2 MDR 1.5e+09 .MODEL MDR RES TC1=0 TC2=0 \*\*\*\*\* \*\*\* **Reverse Breakdown Region** \* RZ models the  $\Delta I / \Delta V$  slope RZ 2 3 0.862776 D254MD2 .MODEL MD2 D IS=2.5e-12 N=0.475376 XTI=0 EG=0.1 EV115601 Breakdown Voltage ( $V_{BR}$ ) = IBV x RBV \* MDRBV temp. coef. model  $\Delta V_{BR} / \Delta T$ IBV 0 6 0.001 RBV 6 0 MDRBV 5431.8 .MODEL MDRBV RES TC1=0.000368055 Current Limit Region \* Maximum current (IZM) is set to magnitude of IZG \* RZG models the  $\Delta I / \Delta V$  slope IZG 4 3 0.24 RZG 4 3 75 D3 3 4 MD3 .MODEL MD3 D IS=2.5e-12 N=0.198247 XTI=0 EG=0.1 .ENDS mmbz5232blt1 

#### AND8250/D

ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the BSCILLC product serves for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use peopres that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.