



**TO-92 (TO-226)** CASE 29-11 **ISSUE AM** 

**DATE 09 MAR 2007** 



STRAIGHT LEAD **BULK PACK** 



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED.

  4. LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM.

| DETOND DIMENSION R MINIMOM. |       |       |        |       |  |
|-----------------------------|-------|-------|--------|-------|--|
|                             | INC   | HES   | MILLIN | ETERS |  |
| DIM                         | MIN   | MAX   | MIN    | MAX   |  |
| Α                           | 0.175 | 0.205 | 4.45   | 5.20  |  |
| В                           | 0.170 | 0.210 | 4.32   | 5.33  |  |

| DIM | MIN   | MAX   | MIN   | MAX   |
|-----|-------|-------|-------|-------|
| Α   | 0.175 | 0.205 | 4.45  | 5.20  |
| В   | 0.170 | 0.210 | 4.32  | 5.33  |
| С   | 0.125 | 0.165 | 3.18  | 4.19  |
| D   | 0.016 | 0.021 | 0.407 | 0.533 |
| G   | 0.045 | 0.055 | 1.15  | 1.39  |
| Н   | 0.095 | 0.105 | 2.42  | 2.66  |
| J   | 0.015 | 0.020 | 0.39  | 0.50  |
| K   | 0.500 |       | 12.70 |       |
| L   | 0.250 |       | 6.35  |       |
| N   | 0.080 | 0.105 | 2.04  | 2.66  |
| P   |       | 0.100 |       | 2.54  |
| R   | 0.115 |       | 2.93  |       |
| ٧   | 0.135 |       | 3.43  |       |



**BENT LEAD** TAPE & REEL AMMO PACK



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. CONTOUR OF PACKAGE BEYOND DIMENSION R IS UNCONTROLLED.
  4. LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 4.45        | 5.20 |  |  |  |
| В   | 4.32        | 5.33 |  |  |  |
| С   | 3.18        | 4.19 |  |  |  |
| D   | 0.40        | 0.54 |  |  |  |
| G   | 2.40        | 2.80 |  |  |  |
| J   | 0.39        | 0.50 |  |  |  |
| K   | 12.70       |      |  |  |  |
| N   | 2.04        | 2.66 |  |  |  |
| P   | 1.50        | 4.00 |  |  |  |
| R   | 2.93        |      |  |  |  |
| ٧   | 3.43        |      |  |  |  |

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42022B               | Electronic versions are uncontrolle                                  | '           |  |
|------------------|---------------------------|----------------------------------------------------------------------|-------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except |             |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                            |             |  |
| DESCRIPTION:     | TO-92 (TO-226)            |                                                                      | PAGE 1 OF 3 |  |

# **TO-92 (TO-226)** CASE 29-11

## ISSUE AM

## DATE 09 MAR 2007

| STYLE 1:<br>PIN 1.<br>2.<br>3. | EMITTER<br>BASE<br>COLLECTOR        | STYLE 2:<br>PIN 1.<br>2.<br>3. | BASE<br>EMITTER<br>COLLECTOR | PIN 1.                          | ANODE<br>ANODE<br>CATHODE           | 2.           | CATHODE<br>CATHODE<br>ANODE       | 2.           | DRAIN<br>SOURCE<br>GATE  |
|--------------------------------|-------------------------------------|--------------------------------|------------------------------|---------------------------------|-------------------------------------|--------------|-----------------------------------|--------------|--------------------------|
|                                | GATE<br>SOURCE & SUBSTRATE<br>DRAIN | 2.                             | SOURCE<br>DRAIN<br>GATE      | 2.                              | DRAIN<br>GATE<br>SOURCE & SUBSTRATE | PIN 1.<br>2. | BASE 1<br>EMITTER<br>BASE 2       | 2.           | CATHODE<br>GATE<br>ANODE |
| 2.                             | ANODE<br>CATHODE & ANODE            | 2.                             | MAIN TERMINAL 1              | PIN 1.                          | ANODE 1                             | PIN 1.       | EMITTER<br>COLLECTOR<br>BASE      | PIN 1.<br>2. |                          |
| PIN 1.<br>2.                   | GATE                                | PIN 1.<br>2.                   | COLLECTOR<br>BASE            | PIN 1.<br>2.                    | ANODE<br>CATHODE                    | PIN 1.<br>2. | GATE<br>ANODE<br>CATHODE          | 2.           | NOT CONNECTED            |
| 2.                             | COLLECTOR<br>EMITTER<br>BASE        | PIN 1.<br>2.                   | SOURCE<br>GATE<br>DRAIN      | STYLE 23:<br>PIN 1.<br>2.<br>3. |                                     | PIN 1.<br>2. | EMITTER                           | 2.           | MT 1                     |
|                                |                                     | PIN 1.<br>2.                   |                              | PIN 1.<br>2.                    | CATHODE                             | PIN 1.<br>2. | NOT CONNECTED<br>ANODE<br>CATHODE | PIN 1.<br>2. | DRAIN                    |
|                                | GATE                                | PIN 1.<br>2.                   |                              | STYLE 33:<br>PIN 1.<br>2.<br>3. |                                     | PIN 1.<br>2. | INPUT<br>GROUND<br>LOGIC          |              |                          |

| DOCUMENT NUMBER: | 98ASB42022B               | Electronic versions are uncontrolle                                  | '           |  |
|------------------|---------------------------|----------------------------------------------------------------------|-------------|--|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except | ' '         |  |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                            |             |  |
| DESCRIPTION:     | TO-92 (TO-226)            |                                                                      | PAGE 2 OF 3 |  |



| <b>DOCUMENT</b> | NUMBER: |
|-----------------|---------|
| 08 V S B 42022  | R       |

PAGE 3 OF 3

| ISSUE | REVISION                                                | DATE        |
|-------|---------------------------------------------------------|-------------|
| AM    | ADDED BENT-LEAD TAPE & REEL VERSION. REQ. BY J. SUPINA. | 09 MAR 2007 |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |
|       |                                                         |             |

ON Semiconductor and una are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. arising out of the application of use of any product or circuit, and specifications can and do vary in different applications and actual performance may vary over time. All operating parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death. associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.