LVDS 21-BitSerializers/De-Serializers

Obsolete

Overview

The FIN1217 and FIN1215 transform 21-bit wide parallel LVTTL (Low-Voltage TTL) data into three serial LVDS (Low-Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data stream over a separate LVDS link. Every cycle of transmit clock, 21 bits of input LVTTL data are sampled and transmitted. The FIN1218 and FIN1216 receive and convert the three serial LVDS data streams back into 21 bits of LVTTL data. Table 1 provides a matrix summary of the serializers and de-serializers available. For the FIN1217, at a transmit clock frequency of 85MHz, 21 bits of LVTTL data are transmitted at a rate of 595Mbps per LVDS channel. These chipsets solve EMI and cable size problems associated with wide and high-speed TTL interfaces.

  • Media Tablets
  • Storage & Peripherals
  • Mobile Handsets
  • Wireless LAN Card & Broadband Access
  • PMP/MP3 Players

  • Low power consumption
  • 20 MHz to 85 MHz shift clock support
  • 50% duty cycle on the clock output of receiver
  • ±1V common-mode range around 1.2V
  • Narrow bus reduces cable size and cost
  • High throughput (up to 1.785 Gbps throughput)
  • Up to 595 Mbps per channel
  • Internal PLL with no external component
  • Compatible with TIA/EIA-644 specification
  • Devices are offered in 48-lead TSSOP packages

Tools and Resources

Product services, tools and other useful resources related to FIN1217

Product List

If you wish to buy products or product samples, please log in to your onsemi account.

Search

Close Search

Products:

0

Share

Product Groups:

Orderable Parts:

0

Product

Status

CAD Models

Hmmm...
We're sorry, we couldn't find any matches for that search term.
Double check your search for any typos or spelling errors or try a different search term.

Show More

1-25 of 25

Products per page

Jump to :

contact sales icon

Support on the go

Find and compare products, get support and connect with onsemi sales team.