

# **MOSFET** – Power, Single N-Channel, DFN5/DFNW5

40 V, 130 A, 2.5 mΩ

# **NVMFS5C442NL**

#### **Features**

- Small Footprint (5x6 mm) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- NVMFS5C442NLWF Wettable Flank Option for Enhanced Optical Inspection
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Symbol                            | Parameter                                                                    |                     |                            | Value          | Unit |
|-----------------------------------|------------------------------------------------------------------------------|---------------------|----------------------------|----------------|------|
| V <sub>DSS</sub>                  | Drain-to-Source Voltage                                                      |                     |                            | 40             | V    |
| $V_{GS}$                          | Gate-to-Source Voltage                                                       |                     |                            | ±20            | V    |
| I <sub>D</sub>                    | Continuous Drain<br>Current R <sub>BJC</sub>                                 |                     | T <sub>C</sub> = 25°C      | 130            | Α    |
|                                   | (Notes 1, 3)                                                                 | Steady              | T <sub>C</sub> = 100°C     | 95             |      |
| P <sub>D</sub>                    | Power Dissipation                                                            | State               | T <sub>C</sub> = 25°C      | 83             | W    |
|                                   | R <sub>θJC</sub> (Note 1)                                                    |                     | T <sub>C</sub> = 100°C     | 42             |      |
| I <sub>D</sub>                    | Continuous Drain                                                             |                     | T <sub>A</sub> = 25°C      | 28             | Α    |
|                                   | Current R <sub>0JA</sub> (Notes 1, 2, 3)                                     | Steady              | T <sub>A</sub> = 100°C     | 20             |      |
| $P_{D}$                           | Power Dissipation                                                            | State               | T <sub>A</sub> = 25°C      | 3.7            | W    |
|                                   | R <sub>θJA</sub> (Notes 1, 2)                                                |                     | T <sub>A</sub> = 100°C     | 1.8            |      |
| I <sub>DM</sub>                   | Pulsed Drain Current                                                         | T <sub>A</sub> = 25 | °C, t <sub>p</sub> = 10 μs | 900            | Α    |
| T <sub>J</sub> , T <sub>stg</sub> | Operating Junction and Storage Temperature Range                             |                     |                            | -55 to<br>+175 | °C   |
| I <sub>S</sub>                    | Source Current (Body Diode)                                                  |                     |                            | 81             | Α    |
| E <sub>AS</sub>                   | Single Pulse Drain-to-Source Avalanche<br>Energy (I <sub>L(pk)</sub> = 10 A) |                     |                            | 265            | mJ   |
| TL                                | Lead Temperature for Soldering Purposes (1/8" from case for 10 s)            |                     |                            | 260            | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Symbol          | Parameter                                   |    | Unit |
|-----------------|---------------------------------------------|----|------|
| $R_{\theta JC}$ | Junction-to-Case - Steady State             |    | °C/W |
| $R_{\theta JA}$ | Junction-to-Ambient - Steady State (Note 2) | 41 |      |

- The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted.
- Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.
- 3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 40 V                 | 2.5 mΩ @ 10 V           | 130 A              |
|                      | 3.7 mΩ @ 4.5 V          | 130 A              |







DFNW5 CASE 507BE



**N-CHANNEL MOSFET** 

#### **MARKING DIAGRAM**



XXXXXX = 5C442L

(NVMFS5C442NL) or

442I WF

(NVMFS5C442NLWF)

A = Assembly Location

= Year

W = Work Week
ZZ = Lot Traceability

# ORDERING INFORMATION

See detailed ordering, marking and shipping information in the package dimensions section on page 5 of this data sheet.

NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 5.

## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified)

| Symbol                              | Parameter                                                    | Test Cond                                                                             | lition                                         | Min  | Тур  | Max | Unit  |  |
|-------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------|------|------|-----|-------|--|
| OFF CHARA                           | ACTERISTICS                                                  |                                                                                       |                                                |      |      |     |       |  |
| V <sub>(BR)DSS</sub>                | Drain-to-Source Breakdown Voltage                            | V <sub>GS</sub> = 0 V, I <sub>D</sub>                                                 | $V_{GS} = 0 \text{ V, } I_D = 250 \mu\text{A}$ |      |      |     | V     |  |
| V <sub>(BR)DSS</sub> /              | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient |                                                                                       |                                                |      | 24.8 |     | mV/°C |  |
| I <sub>DSS</sub> Ze                 | Zero Gate Voltage Drain Current                              | V <sub>GS</sub> = 0 V,                                                                | T <sub>J</sub> = 25 °C                         |      |      | 10  | μΑ    |  |
|                                     |                                                              | V <sub>DS</sub> = 40 V                                                                | T <sub>J</sub> = 125°C                         |      |      | 250 | 1     |  |
|                                     |                                                              | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 20                                           | V, T <sub>J</sub> = 125°C                      |      |      | 20  | 1     |  |
| I <sub>GSS</sub>                    | Gate-to-Source Leakage Current                               | $V_{DS} = 0 V, V_{G}$                                                                 | <sub>S</sub> = 20 V                            |      |      | 100 | nA    |  |
| ON CHARA                            | CTERISTICS (Note 4)                                          | -                                                                                     |                                                |      |      |     |       |  |
| V <sub>GS(TH)</sub>                 | Gate Threshold Voltage                                       | $V_{GS} = V_{DS}, I_{D}$                                                              | = 90 μΑ                                        | 1.2  |      | 2.0 | V     |  |
| V <sub>GS(TH)</sub> /T <sub>J</sub> | Threshold Temperature Coefficient                            |                                                                                       |                                                |      | -5.4 |     | mV/°C |  |
| R <sub>DS(on)</sub>                 | Drain-to-Source On Resistance                                | V <sub>GS</sub> = 10 V                                                                | I <sub>D</sub> = 50 A                          |      | 2.0  | 2.5 | mΩ    |  |
|                                     |                                                              | V <sub>GS</sub> = 4.5 V                                                               | I <sub>D</sub> = 50 A                          |      | 2.9  | 3.7 | 1     |  |
| 9 <sub>FS</sub>                     | Forward Transconductance                                     | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 50 A                                         |                                                |      | 116  |     | S     |  |
| CHARGES,                            | CAPACITANCES & GATE RESISTANCE                               |                                                                                       |                                                |      |      |     |       |  |
| C <sub>ISS</sub>                    | Input Capacitance                                            |                                                                                       |                                                | 3100 |      | pF  |       |  |
| Coss                                | Output Capacitance                                           | V <sub>GS</sub> = 0 V, f = 1 MH                                                       |                                                | 1100 |      |     |       |  |
| C <sub>RSS</sub>                    | Reverse Transfer Capacitance                                 |                                                                                       |                                                | 37   |      |     |       |  |
| Q <sub>G(TOT)</sub>                 | Total Gate Charge                                            | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 32 V; I <sub>D</sub> = 50 A                |                                                |      | 23   |     | nC    |  |
| Q <sub>G(TOT)</sub>                 | Total Gate Charge                                            | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 32 V; I <sub>D</sub> = 50 A                 |                                                |      | 50   |     | 1     |  |
| Q <sub>G(TH)</sub>                  | Threshold Gate Charge                                        |                                                                                       |                                                |      | 5.0  |     | 1     |  |
| $Q_{GS}$                            | Gate-to-Source Charge                                        |                                                                                       | <b>1</b>                                       |      | 9.8  |     | 1     |  |
| $Q_{GD}$                            | Gate-to-Drain Charge                                         | $V_{GS} = 4.5 \text{ V}, V_{DS} = 32 \text{ V}; I_D = 50 \text{ A}$                   |                                                |      | 6.7  |     | 1     |  |
| V <sub>GP</sub>                     | Plateau Voltage                                              |                                                                                       |                                                |      | 3.1  |     | V     |  |
| SWITCHING                           | CHARACTERISTICS (Note 5)                                     |                                                                                       |                                                |      |      |     |       |  |
| t <sub>d(ON)</sub>                  | Turn-On Delay Time                                           |                                                                                       |                                                |      | 12   |     | ns    |  |
| t <sub>r</sub>                      | Rise Time                                                    | V <sub>GS</sub> = 4.5 V, V <sub>I</sub>                                               | ns = 32 V,                                     |      | 8.3  |     |       |  |
| t <sub>d(OFF)</sub>                 | Turn-Off Delay Time                                          | I <sub>D</sub> = 50 A, R <sub>G</sub>                                                 | = 1.0 Ω                                        |      | 28   |     |       |  |
| t <sub>f</sub>                      | Fall Time                                                    |                                                                                       | $\overline{}$                                  |      |      |     |       |  |
| DRAIN-SOL                           | JRCE DIODE CHARACTERISTICS                                   |                                                                                       |                                                |      |      |     |       |  |
| V <sub>SD</sub>                     | Forward Diode Voltage                                        | V <sub>GS</sub> = 0 V,                                                                | T <sub>J</sub> = 25°C                          |      | 0.85 | 1.2 | 2 V   |  |
|                                     |                                                              | I <sub>S</sub> = 50 A                                                                 | T <sub>J</sub> = 125°C                         |      | 0.73 |     |       |  |
| t <sub>RR</sub>                     | Reverse Recovery Time                                        |                                                                                       |                                                |      | 46   |     | ns    |  |
| t <sub>a</sub>                      | Charge Time                                                  | V <sub>GS</sub> = 0 V. dl <sub>s</sub> /dt                                            | = 100 A/us.                                    |      | 23   |     | 1     |  |
| t <sub>b</sub>                      | Discharge Time                                               | $V_{GS} = 0 \text{ V, } dl_S/dt = 100 \text{ A/}\mu\text{s,}$<br>$l_S = 50 \text{ A}$ |                                                |      | 23   |     | 1     |  |
| Q <sub>RR</sub>                     | Reverse Recovery Charge                                      |                                                                                       |                                                |      | 40   |     | nC    |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Pulse Test: pulse width  $\leq 300~\mu$ s, duty cycle  $\leq 2\%$ .

<sup>5.</sup> Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. Gate-to-Source Voltage



Figure 4. On-Resistance vs. Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Voltage

#### TYPICAL CHARACTERISTICS (continued)



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current

1000 E  $T_C = 25^{\circ}C$ 0.01 ms  $V_{GS} \le 10 \text{ V}$ 0.1 ms 100 l<sub>DS</sub> (A) ms 10 10 ms R<sub>DS(on)</sub> Limit Thermal Limit Package Limit 0.1 10 100 V<sub>DS</sub> (V)

Figure 11. Safe Operating Area

Figure 12. I<sub>PEAK</sub> vs. Time in Avalanche

## TYPICAL CHARACTERISTICS (continued)



Figure 13. Thermal Characteristics

## **DEVICE ORDERING INFORMATION**

| Device               | Marking | Package            | Shipping <sup>†</sup> |
|----------------------|---------|--------------------|-----------------------|
| NVMFS5C442NLWFT1G    | 442LWF  | DFNW5<br>(Pb-Free) | 1500 / Tape & Reel    |
| NVMFS5C442NLT3G      | 5C442L  | DFN5<br>(Pb-Free)  | 5000 / Tape & Reel    |
| NVMFS5C442NLAFT1G    | 5C442L  | DFN5<br>(Pb-Free)  | 1500 / Tape & Reel    |
| NVMFS5C442NLAFT1G-YE | 5C442L  | DFN5<br>(Pb-Free)  | 1500 / Tape & Reel    |
| NVMFS5C442NLWFAFT1G  | 442LWF  | DFNW5<br>(Pb-Free) | 1500 / Tape & Reel    |
| NVMFS5C442NLWFET1G   | 442LWF  | DFNW5<br>(Pb-Free) | 1500 / Tape & Reel    |

#### **DISCONTINUED** (Note 6)

| NVMFS5C442NLT1G   | 5C442L | DFN5<br>(Pb-Free)                   | 1500 / Tape & Reel |
|-------------------|--------|-------------------------------------|--------------------|
| NVMFS5C442NLWFT3G | 442LWF | DFNW5<br>(Pb-Free, Wettable Flanks) | 5000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>.

<sup>6.</sup> **DISCONTINUED:** These devices are not recommended for new design. Please contact your **onsemi** representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>.





DFN5 5x6, 1.27P (SO-8FL) CASE 488AA **ISSUE N** 

## **DATE 25 JUN 2018**

#### NOTES:

- DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION D1 AND E1 DO NOT INCLUDE
- MOLD FLASH PROTRUSIONS OR GATE BURRS

|     | MILLIMETERS |          |      |  |
|-----|-------------|----------|------|--|
| DIM | MIN NOM MAX |          |      |  |
| Α   | 0.90        | 1.00     | 1.10 |  |
| A1  | 0.00        |          | 0.05 |  |
| b   | 0.33        | 0.41     | 0.51 |  |
| С   | 0.23        | 0.28     | 0.33 |  |
| D   | 5.00        | 5.15     | 5.30 |  |
| D1  | 4.70        | 4.90     | 5.10 |  |
| D2  | 3.80        | 4.00     | 4.20 |  |
| E   | 6.00        | 6.15     | 6.30 |  |
| E1  | 5.70        | 5.90     | 6.10 |  |
| E2  | 3.45        | 3.65     | 3.85 |  |
| е   |             | 1.27 BSC | ;    |  |
| G   | 0.51        | 0.575    | 0.71 |  |
| K   | 1.20        | 1.35     | 1.50 |  |
| L   | 0.51        | 0.575    | 0.71 |  |
| L1  | 0.125 REF   |          |      |  |
| М   | 3.00        | 3.40     | 3.80 |  |
| θ   | 0 °         |          | 12 ° |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXXX = Specific Device Code

= Assembly Location Α

Υ = Year W = Work Week ZZ = Lot Traceability

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.





**DETAIL** A

SIDE VIEW

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

|   | DOCUMENT NUMBER: | 98AON14036D              | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|---|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| ſ | DESCRIPTION:     | DFN5 5x6, 1.27P (SO-8FL) |                                                                                                                                                                                   | PAGE 1 OF 1 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.





PIN 1

**IDENTIFIER** 

// 0.10 C

△ 0.10 C

# DFNW5 4.90x5.90x1.00, 1.27P

CASE 507BE **ISSUE B** 

**DATE 19 SEP 2024** 

MAX

1.10

0.05

0.51

0.33

5.30

5.10

4.20

6.30

6.10

#### NOTES:

- DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-2018. 1.
- ALL DIMENSIONS ARE IN MILLIMETERS.
- DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.
- THIS PACKAGE CONTAINS WETTABLE FLANK DESIGN FEATURES TO AID IN FILLET FORMATION ON THE LEADS DURING MOUNTING.







A



CONSTRUCTION



SCALE 2:1

3.85 E3 3.40 3.80 3.00 1.27 BSC е 1.20 1.35 1.50 L 0.51 0.57 0.71 L2 0.15 REF. 6. 12°

0.

4.56



TOP VIEW

DETAIL A

SIDE VIEW

SEATING

PLANE



<del>-</del>1.53-2X 0.48 PACKAGE 3.20 OUTLINE 1.33 2X 0.91-4X 1.00 0.97 1.27 PIN 1 ID PITCH

θ

2X 0.50-

RECOMMENDED MOUNTING FOOTPRINT\* \*FOR ADDITIONAL INFORMATION ON OUR Pb—FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

4X 0.75

## **GENERIC** MARKING DIAGRAM\*



= Assembly Location Α Υ = Year

W = Work Week 77 = Lot Traceability

XXXXXX = Specific Device Code \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. Some products may not follow the Generic Marking.

ontrolled except when accessed directly from the Document Repository. rolled except when stamped "CONTROLLED COPY" in red.

**DESCRIPTION:** DFNW5 4.90x5.90x1.00, 1.27P **PAGE 1 OF 1** 

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales