# Regulator with Enable, 150 mA, Low-Dropout Voltage

The NCV4266 is a 150 mA output current integrated low dropout regulator family designed for use in harsh automotive environments. It includes wide operating temperature and input voltage ranges. The device is offered with fixed voltage versions of 3.3 V and 5.0 V available in 2% output voltage accuracy. It has a high peak input voltage tolerance and reverse input voltage protection. It also provides overcurrent protection, overtemperature protection and enable function for control of the state of the output voltage. The NCV4266 is available in SOT–223 surface mount package. The output is stable over a wide output capacitance and ESR range. The NCV4266 has improved startup behavior during input voltage transients.

#### **Features**

- 3.3 V and 5.0 V Output Voltage
- 150 mA Output Current
- 500 mV (max) Dropout Voltage
- Enable Input
- Very Low Current Consumption
- Fault Protection
  - ◆ +45 V Peak Transient Voltage
  - → -42 V Reverse Voltage
  - Short Circuit
  - Thermal Overload
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These are Pb-Free Devices



Figure 1. Block Diagram



# ON Semiconductor®

www.onsemi.com



SOT-223 ST SUFFIX CASE 318E

#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year W = Work Week x = Voltage Option 3.3 V (x = 3) 5.0 V (x = 5)

= Pb-Free Package

(Note: Microdot may be in either location)

# **ORDERING INFORMATION**

See detailed ordering and shipping information in the ordering information section on page 10 of this data sheet.

#### PIN FUNCTION DESCRIPTION

| Pin No. | Symbol | Description                              |  |  |
|---------|--------|------------------------------------------|--|--|
| 1       | 1      | Input; Battery Supply Input Voltage.     |  |  |
| 2       | EN     | Enable Input; low level disables the IC. |  |  |
| 3       | Q      | Output; Bypass with a capacitor to GND.  |  |  |
| 4       | GND    | Ground.                                  |  |  |

#### **MAXIMUM RATINGS\***

| Rating                                                | Symbol           | Min                                       | Max    | Unit    |
|-------------------------------------------------------|------------------|-------------------------------------------|--------|---------|
| Input Voltage                                         | VI               | -42                                       | 45     | V       |
| Input Peak Transient Voltage                          | VI               | -                                         | 45     | V       |
| Enable Input Voltage                                  | V <sub>EN</sub>  | -42                                       | 45     | V       |
| Output Voltage                                        | VQ               | -1.0                                      | 40     | V       |
| Ground Current                                        | Iq               | -                                         | 100    | mA      |
| Input Voltage Operating Range                         | VI               | V <sub>Q</sub> + 0.5 V or<br>4.5 (Note 1) | 40     | V       |
| ESD Susceptibility (Human Body Model) (Machine Model) | -<br>-           | 4.0<br>250                                | -<br>- | kV<br>V |
| Junction Temperature                                  | TJ               | -40                                       | 150    | °C      |
| Storage Temperature                                   | T <sub>stg</sub> | -50                                       | 150    | °C      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

\*During the voltage range which exceeds the maximum tested voltage of I, operation is assured, but not specified. Wider limits may apply. Thermal

# LEAD TEMPERATURE SOLDERING REFLOW AND MSL (Note 2)

| Rating                                                                                                                                                                                                                    | Symbol           | Min         | Max               | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-------------------|------|
| Lead Temperature Soldering Reflow (SMD styles only), Leaded, 60–150 s above 183, 30 s max at peak Reflow (SMD styles only), Free, 60–150 s above 217, 40 s max at peak Wave Solder (through hole styles only), 12 sec max | T <sub>SLD</sub> | -<br>-<br>- | 240<br>265<br>310 | °C   |
| Moisture Sensitivity Level                                                                                                                                                                                                | MSL              | 3           | 3                 | -    |

<sup>2.</sup> Per IPC / JEDEC J-STD-020C.

#### THERMAL CHARACTERISTICS

| Characteristic                                          | Test Conditions (Typical Value) |                       | Unit |
|---------------------------------------------------------|---------------------------------|-----------------------|------|
|                                                         | Min Pad Board (Note 3)          | 1" Pad Board (Note 4) |      |
| Junction-to-Tab (psi-JL4, ψ <sub>JL4</sub> )            | 15.7                            | 18                    | C/W  |
| Junction-to-Ambient ( $R_{\theta JA}$ , $\theta_{JA}$ ) | 96                              | 77                    | C/W  |

dissipation must be observed closely.

<sup>1.</sup> Minimum  $V_I = 4.5 \text{ V}$  or  $(V_Q + 0.5 \text{ V})$ , whichever is higher.

 <sup>1</sup> oz. copper, 0.26 inch² (168 mm²) copper area, 0.062" thick FR4.
 1 oz. copper, 1.14 inch² (736 mm²) copper area, 0.062" thick FR4.

# **ELECTRICAL CHARACTERISTICS** ( $V_I = 13.5 \text{ V}; -40^{\circ}\text{C} < T_J < 150^{\circ}\text{C}; \text{ unless otherwise noted.})$

| Characteristic                                                      | Symbol            | Test Conditions                                                 | Min   | Тур | Max   | Unit |
|---------------------------------------------------------------------|-------------------|-----------------------------------------------------------------|-------|-----|-------|------|
| OUTPUT                                                              |                   |                                                                 |       |     |       |      |
| Output Voltage (5.0 V Version)                                      | V <sub>Q</sub>    | 5.0 mA < I <sub>Q</sub> < 150 mA, 6 V < V <sub>I</sub> < 28 V   | 4.9   | 5.0 | 5.1   | V    |
| Output Voltage (3.3 V Version)                                      | VQ                | 5.0 mA < I <sub>Q</sub> < 150 mA, 4.5 V < V <sub>I</sub> < 28 V | 3.234 | 3.3 | 3.366 | V    |
| Output Current Limitation                                           | IQ                | V <sub>Q</sub> = 90% V <sub>QTYP</sub>                          | 150   | 200 | 500   | mA   |
| Quiescent Current (Sleep Mode) $I_q = I_I - I_Q$                    | Iq                | V <sub>EN</sub> = 0 V                                           | -     | -   | 10    | μΑ   |
| Quiescent Current, I <sub>q</sub> = I <sub>I</sub> - I <sub>Q</sub> | Iq                | I <sub>Q</sub> = 1.0 mA                                         | -     | 130 | 200   | μΑ   |
| Quiescent Current, I <sub>q</sub> = I <sub>I</sub> - I <sub>Q</sub> | Iq                | I <sub>Q</sub> = 150 mA                                         | -     | 10  | 15    | mA   |
| Dropout Voltage (5.0 V Version)                                     | $V_{DR}$          | $I_Q$ = 150 mA, $V_{DR}$ = $V_I - V_Q$ (Note 5)                 | -     | 250 | 500   | mV   |
| Load Regulation                                                     | $\Delta V_{Q,LO}$ | I <sub>Q</sub> = 5.0 mA to 150 mA                               | -     | 3.0 | 20    | mV   |
| Line Regulation (5.0 V Version)                                     | $\Delta V_{Q}$    | $\Delta V_{I}$ = 6.0 V to 28 V, $I_{Q}$ = 5.0 mA                | -     | 10  | 25    | mV   |
| Line Regulation (3.3 V Version)                                     | $\Delta V_{Q}$    | $\Delta V_{I}$ = 4.5 V to 28 V, $I_{Q}$ = 5.0 mA                | -     | 10  | 25    | mV   |
| Power Supply Ripple Rejection                                       | PSRR              | f <sub>r</sub> = 100 Hz, V <sub>r</sub> = 0.5 V <sub>PP</sub>   | -     | 70  | -     | dB   |
| Temperature Output Voltage Drift                                    | $d_{VQ/dT}$       | -                                                               | -     | 0.5 | -     | mV/K |
| ENABLE INPUT                                                        | •                 |                                                                 | •     |     | •     | •    |
| Enable Voltage, Output High                                         | V <sub>EN</sub>   | $V_Q \ge V_{QMIN}$                                              | -     | 2.3 | 2.8   | V    |
| Enable Voltage, Output Low (Off)                                    | V <sub>EN</sub>   | $V_Q \le 0.1 \text{ V}$                                         | 1.8   | 2.2 | -     | V    |
| Enable Input Current                                                | I <sub>EN</sub>   | V <sub>EN</sub> = 5.0 V                                         | 5.0   | 10  | 20    | μΑ   |
| THERMAL SHUTDOWN                                                    | •                 |                                                                 | •     | •   | •     | •    |
| Thermal Shutdown Temperature*                                       | T <sub>SD</sub>   |                                                                 | 150   | _   | 210   | °C   |

<sup>\*</sup>Guaranteed by design, not tested in production.

5. Measured when the output voltage  $V_Q$  has dropped 100 mV from the nominal value obtained at V = 13.5 V.



Figure 2. Applications Circuit

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Output Stability with Output Capacitor ESR



Figure 4. Output Voltage vs. Junction Temperature, 5.0 V Version



Figure 5. Output Voltage vs. Junction Temperature, 3.3 V Version



Figure 6. Quiescent Current vs. Input Voltage, 5.0 V Version



Figure 7. Quiescent Current vs. Input Voltage, 3.3 V Version

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 8. Output Voltage vs. Input Voltage, 5.0 V Version

Figure 9. Output Voltage vs. Input Voltage, 3.3 V Version





Figure 10. Input Current vs. Input Voltage, 5.0 V Version

Figure 11. Input Current vs. Input Voltage, 3.3 V Version





Figure 12. Dropout Voltage vs. Output Current (5.0 V Version only)

Figure 13. Maximum Output Current vs. Input Voltage

# TYPICAL PERFORMANCE CHARACTERISTICS

Iq, QUIESCENT CURRENT (mA)



Figure 14. Quiescent Current vs. Output Current (Low Load), 5.0 V Version



Figure 15. Quiescent Current vs. Output Current (High Load), 5.0 V Version



Figure 16. Quiescent Current vs. Output Current (Low Load), 3.3 V Version



Figure 17. Quiescent Current vs. Output Current (High Load), 3.3 V Version

#### **Circuit Description**

The NCV4266 is an integrated low dropout regulator that provides a regulated voltage at 150 mA to the output. It is enabled with an input to the enable pin. The regulator voltage is provided by a PNP pass transistor controlled by an error amplifier with a bandgap reference, which gives it the lowest possible dropout voltage. The output current capability is 150 mA, and the base drive quiescent current is controlled to prevent oversaturation when the input voltage is low or when the output is overloaded. The regulator is protected by both current limit and thermal shutdown. Thermal shutdown occurs above 150°C to protect the IC during overloads and extreme ambient temperatures.

#### Regulator

The error amplifier compares the reference voltage to a sample of the output voltage  $(V_Q)$  and drives the base of a PNP series pass transistor via a buffer. The reference is a bandgap design to give it a temperature–stable output. Saturation control of the PNP is a function of the load current and input voltage. Oversaturation of the output power device is prevented, and quiescent current in the ground pin is minimized. See Figure 2, Test Circuit, for circuit element nomenclature illustration.

# **Regulator Stability Considerations**

The input capacitors ( $C_{I1}$  and  $C_{I2}$ ) are necessary to stabilize the input impedance to avoid voltage line influences. Using a resistor of approximately 1.0  $\Omega$  in series with  $C_{I2}$  can stop potential oscillations caused by stray inductance and capacitance.

The output capacitor helps determine three main characteristics of a linear regulator: startup delay, load

transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturer's data sheet usually provides this information.

The value for the output capacitor C<sub>O</sub>, shown in Figure 2, should work for most applications; see also Figure 3 for output stability at various load and Output Capacitor ESR conditions. Stable region of ESR in Figure 3 shows ESR values at which the LDO output voltage does not have any permanent oscillations at any dynamic changes of output load current. Marginal ESR is the value at which the output voltage waving is fully damped during four periods after the load change and no oscillation is further observable.

ESR characteristics were measured with ceramic capacitors and additional series resistors to emulate ESR. Low duty cycle pulse load current technique has been used to maintain junction temperature close to ambient temperature.

### **Enable Input**

The enable pin is used to turn the regulator on or off. By holding the pin down to a voltage less than 1.8 V, the output of the regulator will be turned off. When the voltage on the enable pin is greater than 2.8 V, the output of the regulator will be enabled to power its output to the regulated output voltage. The enable pin may be connected directly to the input pin to give constant enable to the output regulator.

# Calculating Power Dissipation in a Single Output Linear Regulator

The maximum power dissipation for a single output regulator (Figure 18) is:

$$PD(max) = [VI(max) - VQ(min)] IQ(max) + VI(max)Iq$$
(1)

where

 $V_{I(max)}$  is the maximum input voltage,  $V_{Q(min)}$  is the minimum output voltage,

 $I_{Q(max)}$  is the maximum output current for the

application,

 $I_{q}$  is the quiescent current the regulator

consumes at I<sub>Q(max)</sub>.

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$R_{\theta JA} = \frac{150^{0}C - T_{A}}{P_{D}} \tag{2}$$

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$  less than the calculated value in Equation 2 will keep the die temperature below 150°C.

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.



Figure 18. Single Output Regulator with Key Performance Parameters Labeled

#### **Heatsinks**

A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ :

$$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA \tag{3}$$

where

 $\begin{array}{l} R_{\theta JC} \quad \text{is the junction-to-case thermal resistance,} \\ R_{\theta CS} \quad \text{is the case-to-heatsink thermal resistance,} \\ R_{\theta SA} \quad \text{is the heatsink-to-ambient thermal} \end{array}$ 

resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in data sheets of heatsink manufacturers.

Thermal, mounting, and heatsinking considerations are discussed in the ON Semiconductor application note AN1040/D.



Figure 19.  $R_{\theta JA}$  vs. Copper Spreader Area



Figure 20. Single-Pulse Heating Curves



Figure 21. Duty Cycle for 1" Spreader Boards

# **ORDERING INFORMATION**

| Device*        | Output Voltage | Package              | Shipping <sup>†</sup> |
|----------------|----------------|----------------------|-----------------------|
| NCV4266ST33T3G | 3.3 V          | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel    |
| NCV4266ST50T3G | 5.0 V          | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging

Specifications Brochure, BRD8011/D.
\*NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP



**SOT-223 (TO-261)** CASE 318E-04 ISSUE R

**DATE 02 OCT 2018** 







SEE DETAIL A



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE.
- 4. DATUMS A AND B ARE DETERMINED AT DATUM H.
- 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
- 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61.

|     | MILLIMETERS |          |      |  |
|-----|-------------|----------|------|--|
| DIM | MIN.        | N□M.     | MAX. |  |
| Α   | 1.50        | 1.63     | 1.75 |  |
| A1  | 0.02        | 0.06     | 0.10 |  |
| b   | 0.60        | 0.75     | 0.89 |  |
| b1  | 2.90        | 3.06     | 3.20 |  |
| C   | 0.24        | 0.29     | 0.35 |  |
| D   | 6.30        | 6.50     | 6.70 |  |
| E   | 3.30        | 3.50     | 3.70 |  |
| е   |             | 2,30 BSC | ,    |  |
| L   | 0.20        |          |      |  |
| L1  | 1.50        | 1.75     | 2.00 |  |
| He  | 6.70        | 7.00     | 7.30 |  |
| θ   | 0°          |          | 10°  |  |



RECOMMENDED MOUNTING FOOTPRINT

| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-223 (TO-261) |                                                                                                                                                                                 | PAGE 1 OF 2 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

# **SOT-223 (TO-261)** CASE 318E-04 ISSUE R

**DATE 02 OCT 2018** 

| STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR | STYLE 2: PIN 1. ANODE 2. CATHODE 3. NC 4. CATHODE            | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN           | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN   | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE                |
|-----------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------|
| STYLE 6: PIN 1. RETURN 2. INPUT 3. OUTPUT 4. INPUT        | STYLE 7: PIN 1. ANODE 1 2. CATHODE 3. ANODE 2 4. CATHODE     | 4. DHAIN STYLE 8: CANCELLED                                            | STYLE 9: PIN 1. INPUT 2. GROUND 3. LOGIC 4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE |
| STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR |                                                    |                                                                |

# GENERIC MARKING DIAGRAM\*



A = Assembly Location

Y = Year W = Work Week

XXXXX = Specific Device Code

= Pb-Free Package

(Note: Microdot may be in either location)
\*This information is generic. Please refer to
device data sheet for actual part marking.
Pb-Free indicator, "G" or microdot "•", may
or may not be present. Some products may
not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-223 (TO-261) |                                                                                                                                                                                | PAGE 2 OF 2 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales