

# ESD Protection Diode Array MSQA6V1W5T2G, SZMSQA6V1W5T2G

# Low Clamping Voltage

This quad monolithic silicon voltage suppressor is designed for applications requiring transient overvoltage protection capability. It is intended for use in voltage and ESD sensitive equipment such as computers, printers, business machines, communication systems, medical equipment, and other applications. Its quad junction common anode design protects four separate lines using only one package. These devices are ideal for situations where board space is at a premium.

#### **Features**

- Low Clamping Voltage
- Stand Off Voltage 3 V
- Low Leakage < 1 μA @ 3 V
- SC-88A Package Allows Four Separate Unidirectional Configurations
- IEC1000-4-2 Level 4 ESD Protection
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- Pb-Free Package is Available\*

#### **Mechanical Characteristics:**

- Void Free, Transfer-Molded, Thermosetting Plastic Case
- Corrosion Resistant Finish, Easily Solderable
- Package Designed for Optimal Automated Board Assembly
- Small Package Size for High Density Applications



SCALE 2:1

SC-88A/SOT-323 CASE 419A



#### MARKING DIAGRAM



61 = Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| MSQA6V1W5T2G | SC-88A<br>(Pb-Free) | 3000 /<br>Tape & Reel |

#### **DISCONTINUED** (Note 1)

| SZMSQA6V1W5T2G | SC-88A    | 3000 /      |
|----------------|-----------|-------------|
|                | (Pb-Free) | Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

 DISCONTINUED: This device is not recommended for new design. Please contact your onsemi representative for information. The most current information on this device may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>.

1

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **MAXIMUM RATINGS**

| Rating                                                                                               | Symbol                          | Value         | Unit          |
|------------------------------------------------------------------------------------------------------|---------------------------------|---------------|---------------|
| Peak Power Dissipation @ 20 μs<br>@T <sub>A</sub> ≤ 25°C (Note 1)                                    | P <sub>pk</sub>                 | 150           | W             |
| Steady State Power – 1 Diode (Note 2)                                                                | P <sub>D</sub>                  | 385           | mW            |
| Thermal Resistance Junction-to-Ambient Above 25°C, Derate                                            | $R_{	hetaJA}$                   | 325<br>3.1    | °C/W<br>mW/°C |
| Maximum Junction Temperature                                                                         | T <sub>Jmax</sub>               | 150           | °C            |
| Operating Junction and Storage Temperature Range                                                     | T <sub>J</sub> T <sub>stg</sub> | -55 to +150   | °C            |
| ESD Discharge MIL STD 883C – Method 3015–6 IEC1000–4–2, Air Discharge IEC1000–4–2, Contact Discharge | V <sub>PP</sub>                 | 16<br>16<br>9 | kV            |
| Lead Solder Temperature (10 s duration)                                                              | T <sub>L</sub>                  | 260           | °C            |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Non-repetitive current per Figure 5. Derate per Figure 10.
   Only 1 diode under power. For all 4 diodes under power, P<sub>D</sub> will be 25%. Mounted on FR-4 board with min pad.

See Application Note AND8308/D for further description of survivability specs.

# **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol           | Parameter                                          |
|------------------|----------------------------------------------------|
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| $V_{BR}$         | Breakdown Voltage @ I <sub>T</sub>                 |
| Ι <sub>Τ</sub>   | Test Current                                       |
| I <sub>F</sub>   | Forward Current                                    |
| V <sub>F</sub>   | Forward Voltage @ I <sub>F</sub>                   |
| P <sub>pk</sub>  | Peak Power Dissipation                             |
| С                | Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz   |





# **ELECTRICAL CHARACTERISTICS**

|              | Breakdown Voltage<br>V <sub>BR</sub> @ 1 mA (Vo)<br>(Note 3) |     | (Vo) | Leakage Current                                  | Max Current Capacitance V <sub>E</sub> @ I <sub>E</sub> = 200 |                                                      | V <sub>C</sub>               |
|--------------|--------------------------------------------------------------|-----|------|--------------------------------------------------|---------------------------------------------------------------|------------------------------------------------------|------------------------------|
| Device*      | Min                                                          | Nom | Max  | I <sub>RM</sub> @ V <sub>RWM</sub> = 3 V<br>(μA) | @ 0 V Bias<br>(pF)                                            | V <sub>F</sub> @ I <sub>F</sub> = 200 -<br>mA<br>(V) | Per IEC61000-4-2<br>(Note 4) |
| MSQA6V1W5T2G | 6.1                                                          | 6.6 | 7.2  | 1.0                                              | 90                                                            | 1.25                                                 | Figures 1 and 2<br>See Below |

V<sub>BR</sub> is measured with a pulse test current I<sub>T</sub> at an ambient temperature of 25°C.
 For test procedure see Figures 3 and 4 and Application Note AND8307/D.

<sup>\*</sup>Include SZ-prefix devices where applicable.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV Contact per IEC61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV Contact per IEC61000-4-2

# IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

## **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 5. 8 x 20 μs Pulse Waveform



Figure 6. Forward Voltage



Figure 7. Clamping Voltage versus Peak Pulse Current (Reverse Direction)



Figure 8. Clamping Voltage versus Peak Pulse Current (Forward Direction)



Figure 9. Pulse Width



Figure 10. Pulse Derating Curve



Figure 11. Capacitance







### SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE M

**DATE 11 APR 2023** 

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETERS
- 419A-01 DBSDLETE, NEW STANDARD 419A-02

| DIM   | MILLIMETERS |      |      |  |  |
|-------|-------------|------|------|--|--|
| INITU | MIN.        | N□M. | MAX. |  |  |
| А     | 0.80        | 0.95 | 1.10 |  |  |
| A1    |             |      | 0.10 |  |  |
| A3    | 0,20 REF    |      |      |  |  |
| b     | 0.10        | 0.20 | 0.30 |  |  |
| C     | 0.10        |      | 0.25 |  |  |
| D     | 1.80        | 2.00 | 2,20 |  |  |
| Е     | 2.00        | 2.10 | 2.20 |  |  |
| E1    | 1.15        | 1.25 | 1.35 |  |  |
| е     | 0.65 BSC    |      |      |  |  |
| L     | 0.10        | 0.15 | 0.30 |  |  |

#### NOTES:

- DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.1016MM PER SIDE.

|          | L — ►   F |    |
|----------|-----------|----|
| <u> </u> | 0.50      | 55 |

5X b

◆ 0.2 M B M

#### RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

# **GENERIC MARKING DIAGRAM\***



\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

XXX = Specific Device Code

= Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

| STYLE 1:<br>PIN 1. BASE<br>2. EMITTER<br>3. BASE<br>4. COLLECTOR<br>5. COLLECTOR                   | STYLE 2:<br>PIN 1. ANODE<br>2. EMITTER<br>3. BASE<br>4. COLLECTOR<br>5. CATHODE  | STYLE 3: PIN 1. ANODE 1 2. N/C 3. ANODE 2 4. CATHODE 2 5. CATHODE 1 | STYLE 4:<br>PIN 1. SOURCE 1<br>2. DRAIN 1/2<br>3. SOURCE 1<br>4. GATE 1<br>5. GATE 2 | STYLE 5: PIN 1. CATHODE 2. COMMON ANODE 3. CATHODE 2 4. CATHODE 3 5. CATHODE 4                                                                              |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 6:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. EMITTER 1<br>4. COLLECTOR<br>5. COLLECTOR 2/BASE 1 | STYLE 7:<br>PIN 1. BASE<br>2. EMITTER<br>3. BASE<br>4. COLLECTOR<br>5. COLLECTOR | STYLE 8: PIN 1. CATHODE 2. COLLECTOR 3. N/C 4. BASE 5. EMITTER      | STYLE 9:<br>PIN 1. ANODE<br>2. CATHODE<br>3. ANODE<br>4. ANODE<br>5. ANODE           | Note: Please refer to datasheet for style callout. If style type is not called out in the datasheet refer to the device datasheet pinout or pin assignment. |

| DOCUMENT NUMBER: | 98ASB42984B              | Electronic versions are uncontrolled except when accessed directly from the Document Rep<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SC-88A (SC-70-5/SOT-353) |                                                                                                                                                                             | PAGE 1 OF 1 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales