

## **MOSFET** - N-Channel, QFET

# **400 V, 4.5 A, 1.0 m**Ω

### FQD6N40C

#### Description

This N-Channel enhancement mode power MOSFET is produced using **onsemi**'s proprietary planar stripe and DMOS technology. This advanced MOSFET technology has been especially tailored to reduce on-state resistance, and to provide superior switching performance and high avalanche energy strength. These devices are suitable for switched mode power supplies, active power factor correction (PFC), and electronic lamp ballasts.

#### **Features**

- 4.5 A, 400 V,  $R_{DS(on)} = 1.0 \text{ m}\Omega$  (Max.) @  $V_{GS} = 10 \text{ V}$ ,  $I_D = 2.25 \text{ A}$
- Low Gate Charge (Typ. 16 nC)
- Low C<sub>rss</sub> (Typ. 15 pF)
- 100% Avalanche Tested

#### **ABSOLUTE MAXIMUM RATINGS**

 $(T_C = 25^{\circ}C, \text{ unless otherwise noted})$ 

| Symbol                            |                                             | Ratings                               | Unit        |      |
|-----------------------------------|---------------------------------------------|---------------------------------------|-------------|------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                        |                                       | 400         | V    |
| I <sub>D</sub>                    | Drain Current                               | – Continuous (T <sub>C</sub> = 25°C)  | 4.5         | Α    |
|                                   |                                             | – Continuous (T <sub>C</sub> = 100°C) | 2.7         | Α    |
| I <sub>DM</sub>                   | Drain Current                               | - Pulsed (Note 1)                     | 18          | Α    |
| V <sub>GSS</sub>                  | Gate-Source Voltage                         |                                       | ±30         | V    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)     |                                       | 270         | mJ   |
| I <sub>AR</sub>                   | Avalanche Current (Note 1)                  |                                       | 4.5         | Α    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)        |                                       | 4.8         | mJ   |
| dv/dt                             | Peak Diode Re                               | 4.5                                   | V/ns        |      |
| $P_{D}$                           | Power Dissipation (T <sub>A</sub> = 25°C) * |                                       | 2.5         | W    |
|                                   | Power Dissipation (T <sub>C</sub> = 25°C)   |                                       | 48          | W    |
|                                   | <ul> <li>Derate Above 25°C</li> </ul>       |                                       | 0.38        | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range     |                                       | -55 to +150 | °C   |
| TL                                | Maximum Lead<br>1/8" from Case              | 300                                   | °C          |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                                                             | Ratings | Unit |
|-----------------|---------------------------------------------------------------------------------------|---------|------|
| $R_{\theta JC}$ | Thermal Resistance Junction to Case, Max.                                             | 2.6     | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Minimum Pad of 2-oz Copper), Max.            | 110     |      |
|                 | Thermal Resistance, Junction to Ambient (*1 in <sup>2</sup> Pad of 2-oz Copper), Max. | 50      |      |

1



DPAK3 (TO-252 3 LD) CASE 369AS



**N-Channel MOSFET** 

#### **MARKING DIAGRAM**

&Z&3&K FQD 6N40C

&Z = Assembly Plant Code

&3 = 3-Digit Date Code (Year and Week) &K = 2-Digits Lot Run Traceability Code

FQD6N40C = Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 6 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                           | Parameter                                             | Test Condition                                                        | Min | Тур  | Max  | Unit |
|----------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------|-----|------|------|------|
| OFF CHAR                         | ACTERISTICS                                           |                                                                       |     |      | •    |      |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage                        | $V_{GS} = 0 \text{ V}, \text{ I}_D = 250 \mu\text{A}$                 | 400 | _    | _    | V    |
| $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temperature Coefficient             | I <sub>D</sub> = 250 μA, Referenced to 25°C                           | -   | 0.54 | _    | V/°C |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current                       | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V                        | -   | -    | 1    | μΑ   |
|                                  |                                                       | V <sub>DS</sub> = 320 V, T <sub>C</sub> = 125°C                       | -   | -    | 10   | μΑ   |
| I <sub>GSSF</sub>                | Gate-Body Leakage Current, Forward                    | V <sub>GS</sub> = 30 V, V <sub>DS</sub> = 0 V                         | -   | -    | 100  | nA   |
| I <sub>GSSR</sub>                | Gate-Body Leakage Current, Reverse                    | $V_{GS} = -30 \text{ V}, V_{DS} = 0 \text{ V}$                        | 1   | -    | -100 | nA   |
| ON CHARA                         | CTERISTICS                                            |                                                                       |     |      |      |      |
| V <sub>GS(th)</sub>              | Gate Threshold Voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                  | 2.0 | -    | 4.0  | V    |
| R <sub>DS(on)</sub>              | Static Drain-Source On-Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.25 A                       | -   | 0.83 | 1    | Ω    |
| 9FS                              | Forward Transconductance                              | V <sub>DS</sub> = 40 V, I <sub>D</sub> = 2.25 A                       | _   | 4.7  | -    | S    |
| DYNAMIC C                        | CHARACTERISTICS                                       |                                                                       |     |      |      |      |
| C <sub>iss</sub>                 | Input Capacitance                                     | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}$    | -   | 480  | 625  | pF   |
| C <sub>oss</sub>                 | Output Capacitance                                    | ]                                                                     | -   | 80   | 105  | pF   |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance                          |                                                                       | 1   | 15   | 20   | pF   |
| SWITCHING                        | CHARACTERISTICS                                       |                                                                       |     |      |      |      |
| t <sub>d(on)</sub>               | Turn-On Delay Time                                    | $V_{DD} = 200 \text{ V}, I_D = 6 \text{ A}, R_G = 25 \Omega$          | -   | 13   | 35   | ns   |
| t <sub>r</sub>                   | Turn-On Rise Time                                     | (Note 4)                                                              | -   | 65   | 140  | ns   |
| t <sub>d(off)</sub>              | Turn-Off Delay Time                                   | ]                                                                     | -   | 21   | 55   | ns   |
| t <sub>f</sub>                   | Turn-Off Fall Time                                    | ]                                                                     | -   | 38   | 85   | ns   |
| Qg                               | Total Gate Charge                                     | V <sub>DS</sub> = 320 V, I <sub>D</sub> = 6 A, V <sub>GS</sub> = 10 V | _   | 16   | 20   | nC   |
| $Q_{gs}$                         | Gate-Source Charge                                    | (Note 4)                                                              | -   | 2.3  | -    | nC   |
| $Q_{gd}$                         | Gate-Drain Charge                                     | ]                                                                     | _   | 8.2  | -    | nC   |
| DRAIN-SOL                        | JRCE DIODE CHARACTERISTICS AND MAXII                  | MUM RATINGS                                                           |     |      |      |      |
| I <sub>S</sub>                   | Maximum Continuous Drain-Source Diode Forward Current |                                                                       | -   | _    | 4.5  | Α    |
| I <sub>SM</sub>                  | Maximum Pulsed Drain-Source Diode Forward Current     |                                                                       | -   | _    | 18   | Α    |
| $V_{SD}$                         | Drain-Source Diode Forward Voltage                    | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 4.5 A                         | -   | -    | 1.4  | V    |
| t <sub>rr</sub>                  | Reverse Recovery Time                                 | $V_{GS} = 0 \text{ V, } I_{S} = 6 \text{ A,}$                         | -   | 230  | -    | ns   |
| Q <sub>rr</sub>                  | Reverse Recovery Charge                               | dl <sub>F</sub> / dt = 100 A/μs                                       | -   | 1.7  | -    | μC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 1. Repetitive Rating: Pulse–width limited by maximum junction temperature. 
  2. L = 13.7 mH,  $I_{AS}$  = 6 A,  $V_{DD}$  = 50 V,  $R_{G}$  = 25  $\Omega$ , starting  $T_{J}$  = 25°C. 
  3.  $I_{SD} \le$  6 A, di/dt  $\le$  200 A/ $\mu$ s,  $V_{DD} \le$  BV $_{DSS}$ , starting  $T_{J}$  = 25°C. 
  4. Essentially independent of operating temperature.

#### TYPICAL CHARACTERISTICS





V<sub>GS</sub>, Gate-Source Voltage (V)

V<sub>DS</sub>, Drain-Source Voltage (V)





I<sub>D</sub>, Drain Current (A)

Figure 2. Transfer Characteristics



Figure 3. On-Resistance Variation vs. Drain **Current and Gate Voltage** 

V<sub>SD</sub>, Source-Drain Voltage (A)





V<sub>DS</sub>, Drain-Source Voltage (V)

Figure 5. Capacitance Characteristics



Q<sub>G</sub>, Total Gate Charge (nC)

Figure 6. Gate Charge Characteristics

#### TYPICAL CHARACTERISTICS (continued)



V<sub>DS</sub>, Drain-Source Voltage (V)

Figure 9. Maximum Safe Operating Area

T<sub>C</sub>, Case Temperature (°C)

Figure 10. Maximum Drain Current vs. Case Temperature



t<sub>1</sub>, Square Wave Pulse Duration (s)

Figure 11. Transient Thermal Response Curve



Figure 12. Gate Charge Test Circuit & Waveform



Figure 13. Resistive Switching Test Circuit & Waveforms



Figure 14. Unclamped Inductive Switching Test Circuit & Waveforms



Figure 15. Peak Diode Recovery dv/dt Test Circuit & Waveforms

#### PACKAGE MARKING AND ORDERING INFORMATION

| Device     | Device Marking | Package             | Reel Size | Tape Width | Shipping <sup>†</sup> |
|------------|----------------|---------------------|-----------|------------|-----------------------|
| FQD6N40CTM | FQD6N40C       | DPAK3 (TO-252 3 LD) | 330 mm    | 16 mm      | 2,500 / Tape & Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





#### DPAK3 6.10x6.54x2.29, 4.57P CASE 369AS **ISSUE B**

**DATE 20 DEC 2023** 

- NOTES: UNLESS OTHERWISE SPECIFIED

  A) THIS PACKAGE CONFORMS TO JEDEC, TO-252, ISSUE F, VARIATION AA.

  B) ALL DIMENSIONS ARE IN MILLIMETERS.

  C) DIMENSIONING AND TOLERANCING PER

  - מו

- A
- F)
- DIMENSIONING AND TOLERANCING PER
  ASME Y14.5M-2018.
  SUPPLIER DEPENDENT MOLD LOCKING HOLES OR CHAMFERED
  CORNERS OR EDGE PROTRUSION.
  FOR DIGDE PRODUCTS, L4 IS 0.25 MM MAX PLASTIC BODY
  STUB WITHOUT CENTER LEAD.
  DIMENSIONS ARE EXCLUSIVE OF BURRS,
  MOLD FLASH AND TIE BAR EXTRUSIONS.
  LAND PATTERN RECOMMENDATION IS BASED ON IPC7351A STD
  T0228P991X239-3N.





θ





A

| -5.55       | 5 MIN-                |
|-------------|-----------------------|
|             | 6.50 MIN              |
| 6.40 LX X X |                       |
| 1           | 2.85 MIN              |
|             | 1.25 MIN              |
| 4.5         | 2.286<br>572 <b>-</b> |

#### LAND PATTERN RECOMMENDATION

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***

10°

XXXXXX XXXXXX **AYWWZZ** 

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

XXXX = Specific Device Code

= Assembly Location Α

Υ = Year

WW = Work Week

77 = Assembly Lot Code

Electronic versions are uncontrolled except when accessed directly from the Document Repository. **DOCUMENT NUMBER:** 98AON13810G Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** DPAK3 6.10x6.54x2.29, 4.57P **PAGE 1 OF 1** 

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales