

#### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



September 2015

# FDMD85100

# Dual N-Channel PowerTrench® MOSFET Q1: 100 V, 48A, 9.9 m $\Omega$ Q2: 100 V, 48A, 9.9 m $\Omega$

#### **Features**

Q1: N-Channel

- Max  $r_{DS(on)}$  = 9.9 m $\Omega$  at  $V_{GS}$  = 10 V,  $I_D$  = 10.4 A
- Max  $r_{DS(on)}$  = 16.4 m $\Omega$  at  $V_{GS}$  = 6 V,  $I_D$  = 8 A

Q2: N-Channel

- Max  $r_{DS(on)}$  = 9.9 m $\Omega$  at  $V_{GS}$  = 10 V,  $I_D$  = 10.4 A
- Max  $r_{DS(on)}$  = 16.4 m $\Omega$  at  $V_{GS}$  = 6 V,  $I_D$  = 8 A
- Ideal for flexible layout in primary side of bridge topology
- Termination is Lead-free and RoHS Compliant
- 100% UIL tested
- Kelvin High Side MOSFET drive pin-out capability



**Bottom** 

#### **General Description**

This device includes two 100V N-Channel MOSFETs in a dual Power (5 mm X 6 mm) package. HS source and LS Drain internally connected for half/full bridge, low source inductance package, low r<sub>DS(on)</sub>/Qg FOM silicon.

#### **Applications**

- Synchronous Buck : Primary Switch of Half / Full Bridge Bonverter for Telecom
- Motor Bridge: Primary Switch of Half / Full Bridge Converter for BLDC Motor
- MV POL: 48V Synchronous Buck Switch
- Half/Full Bridge Secondary Synchronous Rectification





Power 5 x 6

# **MOSFET Maximum Ratings** T<sub>A</sub> = 25 °C unless otherwise noted.

| Symbol                            | Parameter                                    |                         |          | Q1                 | Q2                 | Units |
|-----------------------------------|----------------------------------------------|-------------------------|----------|--------------------|--------------------|-------|
| $V_{DS}$                          | Drain to Source Voltage                      |                         |          | 100                | 100                | V     |
| $V_{GS}$                          | Gate to Source Voltage                       |                         |          | ±20                | ±20                | V     |
|                                   | Drain Current -Continuous                    | T <sub>C</sub> = 25 °C  | (Note 5) | 48                 | 48                 |       |
|                                   | -Continuous                                  | T <sub>C</sub> = 100 °C | (Note 5) | 30                 | 30                 | ^     |
| ID                                | Drain Current -Continuous                    | T <sub>A</sub> = 25 °C  |          | 10.4 <sup>1a</sup> | 10.4 <sup>1b</sup> | A     |
|                                   | -Pulsed                                      |                         | (Note 4) | 261                | 261                |       |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                |                         | (Note 3) | 294                | 294                | mJ    |
| В                                 | Power Dissipation                            | T <sub>C</sub> = 25 °C  |          | 50                 | 50                 | W     |
| $P_{D}$                           | Power Dissipation                            | T <sub>A</sub> = 25 °C  |          | 2.2 <sup>1a</sup>  | 2.2 <sup>1b</sup>  | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature F | Range                   |          | -55 to             | +150               | °C    |

#### **Thermal Characteristics**

| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case    | 2.5              | 2.5              | °C/W |
|-----------------|-----------------------------------------|------------------|------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | 55 <sup>1a</sup> | 55 <sup>1b</sup> | C/VV |

#### **Package Marking and Ordering Information**

| Device Marking | Device    | Package     | Reel Size | Tape Width | Quantity   |
|----------------|-----------|-------------|-----------|------------|------------|
| FDMD85100      | FDMD85100 | Power 5 x 6 | 13 "      | 12 mm      | 3000 units |

# **Electrical Characteristics** $T_J$ = 25 °C unless otherwise noted.

| Symbol                                 | Parameter                                 | Test Conditions                                | Type     | Min.       | Тур.     | Max.         | Units |
|----------------------------------------|-------------------------------------------|------------------------------------------------|----------|------------|----------|--------------|-------|
| Off Cha                                | racteristics                              |                                                |          |            |          |              |       |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage         | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V | Q1<br>Q2 | 100<br>100 |          |              | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25 °C       | Q1<br>Q2 |            | 72<br>70 |              | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V  | Q1<br>Q2 |            |          | 1<br>1       | μА    |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current            | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V | Q1<br>Q2 |            |          | ±100<br>±100 | nA    |

#### **On Characteristics**

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$                                       | Q1<br>Q2 | 2.0<br>2.0 | 3.1<br>3.0 | 4.0<br>4.0 | V     |
|----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------|----------|------------|------------|------------|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 250 μA, referenced to 25 °C                             | Q1<br>Q2 |            | -11<br>-10 |            | mV/°C |
|                                        | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10.4 A                          |          |            | 7.8        | 9.9        | mΩ    |
|                                        |                                                             | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 8 A                              | Q1       |            | 12.6       | 16.4       |       |
| _                                      |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10.4 A, T <sub>J</sub> = 125 °C |          |            | 14.7       | 18.7       |       |
| r <sub>DS(on)</sub>                    |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10.4 A                          |          |            | 7.8        | 9.9        |       |
|                                        |                                                             | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 8 A                              | Q2       |            | 12.9       | 16.4       |       |
|                                        |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10.4 A, T <sub>J</sub> = 125 °C |          |            | 14.6       | 18.6       |       |
| 9 <sub>FS</sub>                        | Forward Transconductance                                    | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 10.4 A                           | Q1<br>Q2 |            | 27<br>26   |            | S     |

## **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            |                                                            | Q1<br>Q2 |            | 1590<br>1485 | 2230<br>2080 | pF |
|------------------|------------------------------|------------------------------------------------------------|----------|------------|--------------|--------------|----|
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V}$<br>f = 1 MHz | Q1<br>Q2 |            | 334<br>337   | 470<br>475   | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                            | Q1<br>Q2 |            | 13<br>13     | 23<br>23     | pF |
| $R_g$            | Gate Resistance              |                                                            | Q1<br>Q2 | 0.1<br>0.1 | 1.5<br>1.3   | 3.8<br>3.3   | Ω  |

## **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                             |                                                    | Q1<br>Q2 | 14<br>12.5 | 25<br>23 | ns  |
|---------------------|-------------------------------|---------------------------------------------|----------------------------------------------------|----------|------------|----------|-----|
| +                   | Rise Time                     | -                                           |                                                    | Q1       | 5          | 10       | ns  |
| ۱۲                  | Kise Tille                    | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 10 | .4 A                                               | Q2       | 5.6        | 11       | 115 |
| 4                   | Turn Off Dolov Time           | V <sub>GS</sub> = 10 V, R <sub>GEN</sub> =  | $V_{GS}$ = 10 V, $R_{GEN}$ = 6 $\Omega$            | Q1       | 19         | 30       |     |
| t <sub>d(off)</sub> | Turn-Off Delay Time           |                                             |                                                    | Q2       | 18         | 32       | ns  |
|                     | Fall Time                     |                                             | Q1                                                 | 4.2      | 10         |          |     |
| t <sub>f</sub>      | Fall Time                     |                                             |                                                    | Q2       | 4.4        | 10       | ns  |
| 0                   | Total Cata Charge             | \/ = 0 \/ to 10 \/                          |                                                    | Q1       | 22         | 31       | nC  |
| $Q_{g(TOT)}$        | Total Gate Charge             | $V_{GS} = 0 V \text{ to } 10 V$             |                                                    | Q2       | 21         | 29       | IIC |
| 0                   | Total Cata Charge             | \/ = 0 \/ to 6 \/                           |                                                    | Q1       | 14         | 20       | nC  |
| $Q_{g(TOT)}$        | Total Gate Charge             | $V_{GS} = 0 V to 6 V$                       | V - 50 V ID                                        | Q2       | 13.5       | 19       | IIC |
| 0                   | Cata ta Causaa Chassa         |                                             | <sup>⊥</sup> V <sub>DD</sub> = 50 V, ID<br>=10.4 A | Q1       | 7.3        |          |     |
| $Q_{gs}$            | Gate to Source Charge         |                                             | - 10. <del>-</del> A                               | Q2       | 6.8        |          | nC  |
| 0                   | Cata to Drain "Miller" Charge | 1                                           |                                                    | Q1       | 4.3        |          | 20  |
| $Q_{gd}$            | Gate to Drain "Miller" Charge |                                             |                                                    | Q2       | 4.4        |          | nC  |

# **Electrical Characteristics** T<sub>J</sub> = 25 °C unless otherwise noted.

| Symbol          | Parameter                             | lest Conditions                                           |          | Type     | Min | Іур        | Max        | Units |  |  |  |
|-----------------|---------------------------------------|-----------------------------------------------------------|----------|----------|-----|------------|------------|-------|--|--|--|
| Drain-S         | Drain-Source Diode Characteristics    |                                                           |          |          |     |            |            |       |  |  |  |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 10.4 A            | (Note 2) | Q1<br>Q2 |     | 0.8<br>0.8 | 1.3<br>1.3 | V     |  |  |  |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2 A               | (Note 2) | Q1<br>Q2 |     | 0.7<br>0.7 | 1.2<br>1.2 | ٧     |  |  |  |
| t <sub>rr</sub> | Reverse Recovery Time                 | L = 10.4 A di/dt = 100 A/vo                               |          | Q1<br>Q2 |     | 48<br>47   | 77<br>75   | ns    |  |  |  |
| Q <sub>rr</sub> | Reverse Recovery Charge               | $I_F = 10.4 \text{ A, di/dt} = 100 \text{ A/}\mu\text{s}$ |          | Q1<br>Q2 |     | 53<br>51   | 85<br>82   | nC    |  |  |  |

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta CA}$  is determined by the user's board design.



a. 55 °C/W when mounted on a 1 in 2 pad of 2 oz copper



b. 55 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



c. 155 °C/W when mounted on a minimum pad of 2 oz copper



d. 155 °C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0 %.
  3. Q1:  $E_{AS}$  of 294 mJ is based on starting  $T_J$  = 25  $^{\circ}$ C, L = 3 mH,  $I_{AS}$  = 14 A,  $V_{DD}$  = 90 V,  $V_{GS}$  = 10 V. 100% tested at L = 0.1 mH,  $I_{AS}$  = 46 A. Q2:  $E_{AS}$  of 294 mJ is based on starting  $T_J$  = 25  $^{\circ}$ C, L = 3 mH,  $I_{AS}$  = 14 A,  $V_{DD}$  = 90 V,  $V_{GS}$  = 10 V. 100% tested at L = 0.1 mH,  $I_{AS}$  = 45 A.
- 4. Pulsed Id please refer to Fig 11 SOA graph for more details.
- 5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.

#### Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted.



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs. Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

# Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted.



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe **Operating Area** 



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain **Current vs. Case Temperature** 



Figure 12. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted.



Figure 13. Junction-to-Case Transient Thermal Response Curve

#### Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25 °C unless otherwise noted.



Figure 14. On- Region Characteristics



Figure 16. Normalized On-Resistance vs. Junction Temperature



Figure 18. Transfer Characteristics



Figure 15. Normalized on-Resistance vs. Drain Current and Gate Voltage



Figure 17. On-Resistance vs. Gate to Source Voltage



Figure 19. Source to Drain Diode Forward Voltage vs. Source Current

# Typical Characteristics (Q2 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted.



Figure 20. Gate Charge Characteristics



Figure 22. Unclamped Inductive Switching Capability



Figure 24. Forward Bias Safe Operating Area



Figure 21. Capacitance vs. Drain to Source Voltage



Figure 23. Maximum Continuous Drain Current vs. Case Temperature



Figure 25. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q2 N-Channel) $T_J = 25$ °C unless otherwise noted.



Figure 26. Junction-to-Case Transient Thermal Response Curve









#### RECOMMENDED LAND PATTERN



NOTES: UNLESS OTHERWISE SPECIFIED

- A) PACKAGE STANDARD REFERENCE: JEDEC REGISTRATION, MO-240, VARIATION AA.
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM.
- D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009.
- E) IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA.
- F) DRAWING FILE NAME: MKT-PQFN08QREV2



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative