

# **ESD Protection Diode**

# **Ultra-Low Capacitance**

# ESDR0502B, SZESDR0502B

The ESDR0502B is designed to protect voltage sensitive components from damage due to ESD in applications that require ultra low capacitance to preserve signal integrity. Excellent clamping capability, low leakage and fast response time are combined with an ultra low diode capacitance of 0.5 pF to provide best in class protection from IC damage due to ESD. The small SC-75 package is ideal for designs where board space is at a premium. The ESDR0502B can be used to protect two uni-directional lines or one bi-directional line. When used to protect one bi-directional line, the effective capacitance is 0.25 pF. Because of its low capacitance, it is well suited for protecting high frequency signal lines such as USB2.0 high speed and antenna line applications.

## **Specification Features:**

- Low Capacitance 0.5 pF Typical
- Low Clamping Voltage, Low Leakage
- Small Body Outline Dimensions: 0.063" x 0.063" (1.60 mm x 1.60 mm)
- Stand-off Voltage: 5 V
- Response Time is Typically < 1.0 ns
- IEC61000–4–2 Level 4 ESD Protection ISO10605 330 pF/2  $k\Omega \pm 17$  kV (Contact)
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- This is a Pb-Free Device

#### **Mechanical Characteristics:**

**CASE:** Void-free, transfer-molded, thermosetting plastic

Epoxy Meets UL 94 V-0

LEAD FINISH: 100% Matte Sn (Tin)

**MOUNTING POSITION:** Any

QUALIFIED MAX REFLOW TEMPERATURE: 260°C

Device Meets MSL 1 Requirements

#### **MAXIMUM RATINGS**

| Rating                                                        | Symbol           | Value       | Unit |
|---------------------------------------------------------------|------------------|-------------|------|
| IEC 61000-4-2 Contact (ESD)                                   | ESD              | ±9          | kV   |
| Peak Surge Power (8 x 20 μs)                                  | $P_{pk}$         | 20          | W    |
| Peak Surge Current (8 x 20 μs)                                | I <sub>pp</sub>  | 2.0         | Α    |
| Total Power Dissipation on FR–5 Board (Note 1) @ $T_A$ = 25°C | P <sub>D</sub>   | 150         | mW   |
| Storage Temperature Range                                     | T <sub>stg</sub> | -55 to +150 | °C   |
| Junction Temperature Range                                    | $T_J$            | -55 to +150 | °C   |
| Lead Solder Temperature – Maximum (10 Second Duration)        | TL               | 260         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1.  $FR-5 = 1.0 \times 0.75 \times 0.62$  in.

PIN 1. CATHODE 2. CATHODE 3. ANODE







SC-75 CASE 463 STYLE 4



AD = Device Code

M = Date Code\*

Pb-Free Package

(Note: Microdot may be in either location)

\*Date Code orientation may vary depending upon manufacturing location.

#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| ESDR0502BT1G   | SC-75<br>(Pb-Free) | 3000/Tape &<br>Reel   |
| SZESDR0502BT1G | SC-75<br>(Pb-Free) | 3000/Tape &<br>Reel   |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

See Application Note AND8308/D for further description of survivability specs.

### **DEVICE MARKING INFORMATION**

See specific marking information in the device marking column of the Electrical Characteristics tables starting on page 2 of this data sheet.

1

# ESDR0502B, SZESDR0502B

## **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol           | Parameter                                          |
|------------------|----------------------------------------------------|
| I <sub>PP</sub>  | Maximum Reverse Peak Pulse Current                 |
| V <sub>C</sub>   | Clamping Voltage @ I <sub>PP</sub>                 |
| V <sub>RWM</sub> | Working Peak Reverse Voltage                       |
| I <sub>R</sub>   | Maximum Reverse Leakage Current @ V <sub>RWM</sub> |
| $V_{BR}$         | Breakdown Voltage @ I <sub>T</sub>                 |
| I <sub>T</sub>   | Test Current                                       |
| I <sub>F</sub>   | Forward Current                                    |
| V <sub>F</sub>   | Forward Voltage @ I <sub>F</sub>                   |
| P <sub>pk</sub>  | Peak Power Dissipation                             |
| С                | Capacitance @ V <sub>R</sub> = 0 and f = 1.0 MHz   |



# **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted, $V_F = 1.1 \text{ V Max.}$ @ $I_F = 10 \text{ mA}$ for all types)

|           |                   |     | I <sub>R</sub> (μΑ)<br>@ V <sub>RWM</sub> | V <sub>BR</sub> (V)<br>@ I <sub>T</sub><br>(Note 2) | I <sub>T</sub> | C (p<br>uni-dire<br>(Not | ectional | C (p<br>bi-dire<br>(Not | ctional | V <sub>C</sub> (V)<br>@ I <sub>PP</sub> = 1 A<br>(Note 5) | v <sub>c</sub>                      |
|-----------|-------------------|-----|-------------------------------------------|-----------------------------------------------------|----------------|--------------------------|----------|-------------------------|---------|-----------------------------------------------------------|-------------------------------------|
| Device*   | Device<br>Marking | Max | Max                                       | Min                                                 | mA             | Тур                      | Max      | Тур                     | Max     | Max                                                       | Per<br>IEC61000-4-<br>2<br>(Note 6) |
| ESDR0502B | AD                | 5.0 | 1.0                                       | 5.8                                                 | 1.0            | 0.5                      | 0.9      | 0.25                    | 0.45    | 15                                                        | Figures 1<br>and 2                  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. \*Include SZ-prefix devices where applicable.

- 2. V<sub>BR</sub> is measured with a pulse test current I<sub>T</sub> at an ambient temperature of 25°C.
- 3. Uni–directional capacitance at f=1 MHz,  $V_R=0$  V,  $T_A=25^{\circ}$ C (pin1 to pin 3; pin 2 to pin 3). 4. Bi–directional capacitance at f=1 MHz,  $V_R=0$  V,  $T_A=25^{\circ}$ C (pin1 to pin 2).
- 5. Surge current waveform per Figure 5.
- 6. Typical waveform. For test procedure see Figures 3 and 4 and Application Note AND8307/D.



Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV contact per IEC 61000-4-2



Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV contact per IEC 61000-4-2

# ESDR0502B, SZESDR0502B

### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|----------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                    | 2                       |
| 2     | 4                      | 15                           | 8                    | 4                       |
| 3     | 6                      | 22.5                         | 12                   | 6                       |
| 4     | 8                      | 30                           | 16                   | 8                       |



Figure 3. IEC61000-4-2 Spec



Figure 4. Diagram of ESD Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000-4-2 waveform. Since the IEC61000-4-2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. **onsemi** has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how **onsemi** creates these screenshots and how to interpret them please refer to AND8307/D.



Figure 5. 8 x 20 µs Pulse Waveform



### SC75-3 1.60x0.80x0.80, 1.00P

**CASE 463 ISSUE H** 

**DATE 01 FEB 2024** 

### NOTES:

- DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5-2018.
- ALL DIMENSION ARE IN MILLIMETERS.

| DIM | MILLIMETERS |      |      |  |  |  |
|-----|-------------|------|------|--|--|--|
|     | MIN.        | NOM. | MAX. |  |  |  |
| А   | 0.70        | 0.80 | 0.90 |  |  |  |
| A1  | 0.00        | 0.05 | 0.10 |  |  |  |
| A2  | 0.80 REF.   |      |      |  |  |  |
| b   | 0.15        | 0.20 | 0.30 |  |  |  |
| С   | 0.10        | 0.15 | 0.25 |  |  |  |
| D   | 1.55        | 1.60 | 1.65 |  |  |  |
| Е   | 1.50        | 1.60 | 1.70 |  |  |  |
| E1  | 0.70        | 0.80 | 0.90 |  |  |  |
| е   | 1.00 BSC    |      |      |  |  |  |
| L   | 0.10        | 0.15 | 0.20 |  |  |  |

-0.356







SIDE VIEW

## **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

Μ = Date Code

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:    |  |
|-------------|--|
| PIN 1. BASE |  |
| O EMITTED   |  |

STYLE 4: PIN 1. CATHODE 2. CATHODE 3. ANODE

3. COLLECTOR

STYLE 2: PIN 1. ANODE 2. N/C 3. CATHODE

STYLE 5: PIN 1. GATE 2. SOURCE 3. DRAIN

STYLE 3: PIN 1. ANODE 2. ANODE 3 CATHODE

RECOMMENDED MOUNTING FOOTPRINT\* FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY

AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.



# **DOCUMENT NUMBER:**

98ASB15184C

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

**DESCRIPTION:** 

SC75-3 1.60x0.80x0.80, 1.00P

PAGE 1 OF 1

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales