# onsemi

# Silicon Carbide (SiC) Cascode JFET – EliteSiC, Power N-Channel, TO247-4, 1200 V, 23 mohm

# UF4SC120023K4S

# Description

The UF4SC120023K4S is a 1200 V, 23 m $\Omega$  G4 SiC FET. It is based on a unique 'cascode' circuit configuration, in which a normally-on SiC JFET is co-packaged with a Si MOSFET to produce a normally-off SiC FET device. The device's standard gate-drive characteristics allows for a true "drop-in replacement" to Si IGBTs, Si FETs, SiC MOSFETs or Si superjunction devices. Available in the TO-247-4L package, this device exhibits ultra-low gate charge and exceptional reverse recovery characteristics, making it ideal for switching inductive loads and any application requiring standard gate drive.

# Features

- On-resistance R<sub>DS(on)</sub>: 23 mΩ (typ)
- Operating Temperature: 175 °C (max)
- Excellent Reverse Recovery:  $Q_{rr} = 341 \text{ nC}$
- Low Body Diode V<sub>FSD</sub>: 1.2 V
- Low Gate Charge:  $Q_G = 37.8 \text{ nC}$
- Threshold Voltage  $V_{G(th)}$ : 4.8 V (typ) Allowing 0 to 15 V Drive
- Low Intrinsic Capacitance
- ESD Protected: HBM Class 2 and CDM Class C3
- TO-247-4L Package for Faster Switching, Clean Gate Waveforms
- This Device is Pb-Free, Halogen Free and is RoHS Compliant

# **Typical Applications**

- EV Charging
- PV Inverters
- Switch Mode Power Supplies
- Power Factor Correction Modules
- Motor Drives
- Induction Heating



TO247-4 CASE 340AN

### MARKING DIAGRAM



| UF4SC120023K4S | = Specific Device Code |
|----------------|------------------------|
| A              | = Assembly Location    |
| YY             | = Year                 |
| WW             | = Work Week            |
| 777            | = Lot Code             |

### **PIN CONNECTIONS**



**ORDERING INFORMATION** 

See detailed ordering and shipping information on page 8 of this data sheet.

#### MAXIMUM RATINGS

| Parameter                                                         | Symbol              | Test Conditions                    | Value      | Unit |
|-------------------------------------------------------------------|---------------------|------------------------------------|------------|------|
| Drain-source Voltage                                              | V <sub>DS</sub>     |                                    | 1200       | V    |
| Gate-source Voltage                                               | V <sub>GS</sub>     | DC                                 | -20 to +20 | V    |
|                                                                   |                     | AC (f > 1 Hz)                      | -25 to +25 |      |
| Continuous Drain Current (Note 1)                                 | ۱ <sub>D</sub>      | T <sub>C</sub> ≤ 95 °C             | 53         | А    |
| Pulsed Drain Current (Note 2)                                     | I <sub>DM</sub>     | T <sub>C</sub> = 25 °C             | 204        | А    |
| Single Pulsed Avalanche Energy (Note 3)                           | E <sub>AS</sub>     | L = 15 mH, I <sub>AS</sub> = 4.1 A | 126        | mJ   |
| SiC FET dv/dt Ruggedness                                          | dv/dt               | $V_{DS} \le 800 \text{ V}$         | 150        | V/ns |
| Power Dissipation                                                 | P <sub>tot</sub>    | T <sub>C</sub> = 25 °C             | 385        | W    |
| Maximum Junction Temperature                                      | T <sub>J, max</sub> |                                    | 175        | °C   |
| Operating and Storage Temperature                                 | TJ, TSTG            |                                    | –55 to 175 | °C   |
| Max. Lead Temperature for Soldering, 1/8" from Case for 5 seconds | ΤL                  |                                    | 250        | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
Limited by bondwires.
Pulse width t<sub>p</sub> limited by T<sub>J, max</sub>.
Starting T<sub>J</sub> = 25 °C.

# THERMAL CHARACTERISTICS

| Parameter                            | Symbol          | Test Conditions | Min | Тур | Max  | Unit |
|--------------------------------------|-----------------|-----------------|-----|-----|------|------|
| Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ |                 | -   | 0.3 | 0.39 | °C/W |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = +25 °C unless otherwise specified)

| Parameter                                 | Symbol                | Test Conditions                                                                       | Min  | Тур  | Max  | Unit |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------------|------|------|------|------|
| TYPICAL PERFORMANCE - STATIC              |                       |                                                                                       |      |      | -    |      |
| Drain-source Breakdown Voltage            | BV <sub>DS</sub>      | $V_{GS} = 0 V, I_D = 1 mA$                                                            | 1200 | -    | _    | V    |
| Total Drain Leakage Current               | I <sub>DSS</sub>      |                                                                                       | _    | 2    | 60   | μΑ   |
|                                           |                       | $V_{DS}$ = 1200 V, $V_{GS}$ = 0 V,<br>T <sub>J</sub> = 175 °C                         | _    | 20   | -    |      |
| Total Gate Leakage Current                | I <sub>GSS</sub>      |                                                                                       | _    | 6    | 20   | μΑ   |
| Drain-source On-resistance                | R <sub>DS(on)</sub>   | $V_{GS}$ = 12 V, $I_D$ = 40 A, $T_J$ = 25 °C                                          | -    | 23   | 29   | mΩ   |
|                                           |                       | $V_{GS}$ = 12 V, I <sub>D</sub> = 40 A, T <sub>J</sub> = 125 °C                       | -    | 42   | _    |      |
|                                           |                       | $V_{GS}$ = 12 V, I <sub>D</sub> = 40 A, T <sub>J</sub> = 175 °C                       | -    | 57   | _    |      |
| Gate Threshold Voltage                    | V <sub>G(th)</sub>    | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 10 mA                                         | 4    | 4.8  | 6    | V    |
| Gate Resistance                           | R <sub>G</sub>        | f = 1 MHz, open drain                                                                 | -    | 4.5  | -    | Ω    |
| TYPICAL PERFORMANCE - REVERSE DIO         | DE                    |                                                                                       |      |      |      |      |
| Diode Continuous Forward Current (Note 1) | ۱ <sub>S</sub>        | $T_{C} \le 95 \ ^{\circ}C$                                                            | -    | -    | 53   | А    |
| Diode Pulse Current (Note 2)              | I <sub>S, pulse</sub> | T <sub>C</sub> = 25 °C                                                                | -    | -    | 204  | А    |
| Forward Voltage                           | V <sub>FSD</sub>      | $V_{GS}$ = 0 V, I <sub>S</sub> = 20 A, T <sub>J</sub> = 25 °C                         | -    | 1.2  | 1.35 | V    |
|                                           |                       | $V_{GS}$ = 0 V, $I_S$ = 20 A, $T_J$ = 175 $^\circ C$                                  | -    | 1.65 | -    |      |
| Reverse Recovery Charge                   | Q <sub>rr</sub>       | $V_{DS} = 800 \text{ V}, \text{ I}_{S} = 40 \text{ A}, \text{ V}_{GS} = 0 \text{ V},$ | -    | 341  | -    | nC   |
| Reverse Recovery Time                     | t <sub>rr</sub>       | $R_G = 30 \Omega$ , di/dt = 2100 A/µs,<br>T <sub>J</sub> = 25 °C                      | -    | 27   | -    | ns   |
| Reverse Recovery Charge                   | Q <sub>rr</sub>       | $V_{DS} = 800 \text{ V}, I_{S} = 40 \text{ A}, V_{GS} = 0 \text{ V},$                 | -    | 374  | -    | nC   |
| Reverse Recovery Time                     | t <sub>rr</sub>       | R <sub>G</sub> = 30 Ω, di/dt = 2100 A/μs,<br>T <sub>J</sub> = 150 °C                  | -    | 30   | -    | ns   |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = +25 $^{\circ}$ C unless otherwise specified) (continued)

| Parameter                                       | Symbol               | Test Conditions                                                                                                                                                                                                     | Min | Тур  | Max | Unit |
|-------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| TYPICAL PERFORMANCE – DYNAMIC                   |                      |                                                                                                                                                                                                                     |     |      |     |      |
| Input Capacitance                               | C <sub>iss</sub>     | $V_{DS} = 800 \text{ V}, V_{GS} = 0 \text{ V},$                                                                                                                                                                     | -   | 1430 | -   | pF   |
| Output Capacitance                              | C <sub>oss</sub>     | f = 100 kHz                                                                                                                                                                                                         | -   | 85   | -   |      |
| Reverse Transfer Capacitance                    | C <sub>rss</sub>     |                                                                                                                                                                                                                     | _   | 2    | _   |      |
| Effective Output Capacitance, Energy Related    | C <sub>oss(er)</sub> | $V_{DS}$ = 0 V to 800 V, $V_{GS}$ = 0 V                                                                                                                                                                             | -   | 108  | -   | pF   |
| Effective Output Capacitance, Time Related      | C <sub>oss(tr)</sub> |                                                                                                                                                                                                                     | -   | 200  | -   |      |
| C <sub>OSS</sub> Stored Energy                  | E <sub>oss</sub>     | $V_{DS} = 800 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                                                                                      | -   | 35   | -   | μJ   |
| Total Gate Charge                               | Q <sub>G</sub>       | V <sub>DS</sub> = 800 V, I <sub>D</sub> = 40 A,                                                                                                                                                                     | -   | 37.8 | _   | nC   |
| Gate-drain Charge                               | Q <sub>GD</sub>      | V <sub>GS</sub> = 0 V to 15 V                                                                                                                                                                                       | _   | 8    | _   |      |
| Gate-source Charge                              | Q <sub>GS</sub>      |                                                                                                                                                                                                                     | -   | 11.8 | -   |      |
| Turn-on Delay Time                              | t <sub>d(on)</sub>   | (Note 4) and (Note 5)<br>$V_{DS} = 800 \text{ V}, I_D = 40 \text{ A},$<br>Gate Driver = 0 V to +15 V,<br>$R_G = 0 \text{ N} = 1 \Omega, R_G = 0 \text{ FF} = 18 \Omega$<br>Inductive Load,<br>FWD: same device with | -   | 10   | -   | ns   |
| Rise Time                                       | t <sub>r</sub>       |                                                                                                                                                                                                                     | -   | 24   | -   |      |
| Turn-off Delay Time                             | t <sub>d(off)</sub>  |                                                                                                                                                                                                                     | _   | 72   | _   |      |
| Fall Time                                       | t <sub>f</sub>       |                                                                                                                                                                                                                     | _   | 13.6 | _   |      |
| Turn-on Energy Including R <sub>S</sub> Energy  | E <sub>ON</sub>      | $V_{GS}$ = 0 V and $R_{G}$ = 18 $\Omega$ ,                                                                                                                                                                          | -   | 599  | -   | μJ   |
| Turn-off Energy Including R <sub>S</sub> Energy | E <sub>OFF</sub>     | Snubber: Rs = 20 Ω,<br>Cs = 100 pF, T, = 25 °C                                                                                                                                                                      | -   | 195  | -   |      |
| Total Switching Energy                          | E <sub>TOTAL</sub>   | 00 - 100 pr, 1 <u>3</u> - 20 - 0                                                                                                                                                                                    | -   | 794  | -   |      |
| Snubber R <sub>S</sub> Energy During Turn-on    | E <sub>RS_ON</sub>   |                                                                                                                                                                                                                     | -   | 7    | -   |      |
| Snubber R <sub>S</sub> Energy During Turn-off   | E <sub>RS_OFF</sub>  |                                                                                                                                                                                                                     | -   | 10   | -   |      |
| Turn-on Delay Time                              | t <sub>d(on)</sub>   | (Note 4) and (Note 5)                                                                                                                                                                                               | -   | 9.2  | -   | ns   |
| Rise Time                                       | t <sub>r</sub>       | V <sub>DS</sub> = 800 V, I <sub>D</sub> = 40 A,<br>Gate Driver = 0 V to +15 V,                                                                                                                                      | -   | 26   | -   |      |
| Turn-off Delay Time                             | t <sub>d(off)</sub>  | $R_{G_{ON}} = 1 \Omega, R_{G_{OFF}} = 18 \Omega$<br>Inductive Load,                                                                                                                                                 | -   | 81   | -   |      |
| Fall Time                                       | t <sub>f</sub>       | Inductive Load,<br>FWD: same device with                                                                                                                                                                            | -   | 14   | -   |      |
| Turn-on Energy Including R <sub>S</sub> Energy  | E <sub>ON</sub>      | $V_{GS} = 0 V$ and $R_G = 18 \Omega$ ,                                                                                                                                                                              | -   | 678  | -   | μJ   |
| Turn-off Energy Including R <sub>S</sub> Energy | E <sub>OFF</sub>     | Snubber: Rs = 20 Ω,<br>Cs = 100 pF, T <sub>1</sub> = 150 °C                                                                                                                                                         | -   | 239  | -   | ]    |
| Total Switching Energy                          | E <sub>TOTAL</sub>   |                                                                                                                                                                                                                     | _   | 917  | _   | ]    |
| Snubber R <sub>S</sub> Energy During Turn-on    | E <sub>RS_ON</sub>   | 1                                                                                                                                                                                                                   | -   | 6    | _   | 1    |
| Snubber R <sub>S</sub> Energy During Turn-off   | E <sub>RS_OFF</sub>  | ]                                                                                                                                                                                                                   | _   | 9    | _   | ]    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
4. Measured with the switching test circuit in Figure 26.
5. All the switching energies (turn-on energy, turn-off energy and total energy) presented in this table include the device RC snubber energy turn-off energy.

losses.

# **TYPICAL PERFORMANCE DIAGRAMS**



# TYPICAL PERFORMANCE DIAGRAMS (CONTINUED)







Figure 9. 3<sup>rd</sup> Quadrant Characteristics at  $T_J = -55$  °C

0

-10

-20

-30

-40

-50

-60

-4

-3

I<sub>D</sub>, Drain Current (A)







Figure 10. 3<sup>rd</sup> Quadrant Characteristics at T<sub>J</sub> = 25 °C



C<sub>OSS</sub> at V<sub>GS</sub> = 0 V

www.onsemi.com

### TYPICAL PERFORMANCE DIAGRAMS (CONTINUED)



#### TYPICAL PERFORMANCE DIAGRAMS (CONTINUED)

















Figure 22. RC Snubber Energy Losses vs.  $R_{G,EXT}$  at  $V_{DS}$  = 800 V,  $I_D$  = 40 A, and  $T_J$  = 25 °C



Figure 24. RC Snubber Energy Losses vs. Snubber Capacitance C<sub>S</sub> at V<sub>DS</sub> = 800 V,  $I_D$  = 40 A, and T<sub>J</sub> = 25 °C



Figure 25. Clamped Inductive Switching Energy vs. Junction Temperature at  $V_{DS}$  = 800 V and  $I_D$  = 40 A



Figure 26. Schematic of the Half-Bridge Mode Switching Test Circuit. Note, a Bus RC Snubber ( $R_{BS} = 5 \Omega$ ,  $C_{BS} = 100 nF$ ) is Used to Reduce the Power Loop High Frequency Oscillations.

#### **APPLICATIONS INFORMATION**

SiC FETs are enhancement-mode power switches formed by a high-voltage SiC depletion-mode JFET and a low-voltage silicon MOSFET connected in series. The silicon MOSFET serves as the control unit while the SiC JFET provides high voltage blocking in the off state. This combination of devices in a single package provides compatibility with standard gate drivers and offers superior performance in terms of low on-resistance ( $R_{DS(on)}$ ), output capacitance ( $C_{oss}$ ), gate charge ( $Q_G$ ), and reverse recovery charge ( $Q_{rr}$ ) leading to low conduction and switching losses. The SiC FETs also provide excellent reverse conduction capability eliminating the need for an external anti-parallel diode.

Like other high performance power switches, proper PCB layout design to minimize circuit parasitics is strongly recommended due to the high dv/dt and di/dt rates. An external gate resistor is recommended when the FET is

working in the diode mode in order to achieve the optimum reverse recovery performance. For more information on SiC FET operation, see <u>www.onsemi.com</u>.

A snubber circuit with a small  $R_{(G)}$ , or gate resistor, provides better EMI suppression with higher efficiency compared to using a high  $R_{(G)}$ , value. There is no extra gate delay time when using the snubber circuitry, and a small  $R_{(G)}$ , will better control both the turn-off  $V_{(DS)}$  peak spike and ringing duration, while a high  $R_{(G)}$  will damp the peak spike but result in a longer delay time. In addition, the total switching loss when using a snubber circuit is less than using high  $R_{(G)}$ , while greatly reducing  $E_{(OFF)}$  from mid-to-full load range with only a small increase in  $E_{(ON)}$ . Efficiency will therefore improve with higher load current. For more information on how a snubber circuit will improve overall system performance, visit the **onsemi** website at www.onsemi.com.

| ORDERING INFOR | MAATION |
|----------------|---------|
|                |         |

| Part Number    | Marking        | Package | Shipping         |
|----------------|----------------|---------|------------------|
| UF4SC120023K4S | UF4SC120023K4S | TO247-4 | 600 Units / Tube |

# **REVISION HISTORY**

| Revision | Description of Changes                                                                                                                              | Date |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| В        | B Acquired the original Qorvo JFET Division Data Sheet and updated the main document title to comply with <b>onsemi</b> standards for SiC products. |      |  |  |  |
| 2        | 2 Converted the Data Sheet to <b>onsem</b> i format.                                                                                                |      |  |  |  |

# nsemi

3 2

2.21

DATE 20 JUN 2025

D2

D1

E1

MAX

5.31

2.59

2.49

1.40

2.39

0.89

21.46

\_ 1.35

16.26

millimeters

NOM

5.03

2.40

2.03

1.20

2.03

0.60

20.96

\_

1.19

15.90

E / DC

10°



#### NOTE:

- 1. Dimensioning and tolerancing as per ASA
- 2. Controlling dimension : millimeters
- 3. Package Outline in compliance with . AD.
- Dimensions D & E does not include mold 4.
- ØP to have max draft angle of 1.7° to th 5. diameter of 3.91mm.
- Through Hole diameter value = End Hole diameter 5.
- PCB Through Hole pattern as per IPC-2221/IPC-2222 6.

|                       | e   |       | 2.54 BSC |       |  |
|-----------------------|-----|-------|----------|-------|--|
|                       | el  |       | 5.08 BSC |       |  |
|                       | E1  | 13.46 | 1        | -     |  |
|                       | E2  | 3.43  | 3.89     | 5.20  |  |
| ME Y14.5 - 2018       | L   | 19.81 | 20.17    | 20.32 |  |
| 1012 114.0 2010       | L1  | -     | 1        | 4.50  |  |
| JEDEC standard var.   | ØP  | 3.40  | 3.60     | 3.80  |  |
|                       | ØP1 | 7.06  | 7.19     | 7.39  |  |
| l flash.              | Q   | 5.38  | 5.62     | 6.20  |  |
| he top with max. hole | S   |       | 6.17 BSC |       |  |
| -                     | θ   |       | 3°       |       |  |
| e diameter            | θ1  |       | 20°      |       |  |

θ2

| DOCUMENT NUMBER: | <b>98AON86067F</b> Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| DESCRIPTION:     | TO247-4 15.90x20.96x5.03, 5.44P                                                                                                                                                                  |  | PAGE 1 OF 2 |  |  |
|                  |                                                                                                                                                                                                  |  | -           |  |  |

onsemi and ONSEMi. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make charges without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products herein. special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### **TO247-4 15.90x20.96x5.03, 5.44P** CASE 340AN ISSUE E

DATE 20 JUN 2025

### RECOMMENDED PCB THROUGH HOLE



NOTE: LAND PATTERN AND THROUGH HOLE DIMENSIONS SERVE ONLY AS AN INITIAL GUIDE. END-USER PCB DESIGN RULES AND TOLERANCES SHOULD ALWAYS PREVAIL.

| DOCUMENT NUMBER: | 98AON86067F Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| DESCRIPTION:     | TO247-4 15.90x20.96x5.03, 5.44P                                                                                                                                                        |  | PAGE 2 OF 2 |  |  |
|                  |                                                                                                                                                                                        |  |             |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales