SA571

Compandor

The SA571 is a versatile low cost dual gain control circuit in which either channel may be used as a dynamic range compressor or expander. Each channel has a full-wave rectifier to detect the average value of the signal, a linearized temperature-compensated variable gain cell, and an operational amplifier.

The SA571 is well suited for use in cellular radio and radio communications systems, modems, telephone, and satellite broadcast/receive audio systems.

Features

- Complete Compressor and Expander in one IChip
- Temperature Compensated
- Greater than 110 dB Dynamic Range
- Operates Down to 6.0 VDC
- System Levels Adjustable with External Components
- Distortion may be Trimmed Out
- Dynamic Noise Reduction Systems
- Voltage Controlled Amplifier
- Pb-Free Packages are Available*

Applications

- Cellular Radio
- High Level Limiter
- Low Level Expander – Noise Gate
- Dynamic Filters
- CD Player

*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.
Figure 1. Block Diagram

<table>
<thead>
<tr>
<th>MAXIMUM RATINGS</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum Operating Voltage</td>
<td>$V_{CC}$</td>
<td>18</td>
<td>VDC</td>
</tr>
<tr>
<td>Operating Ambient Temperature Range</td>
<td>$T_A$</td>
<td>-40 to +85</td>
<td>°C</td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>$T_J$</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Power Dissipation</td>
<td>$P_D$</td>
<td>400</td>
<td>mW</td>
</tr>
<tr>
<td>Thermal Resistance, Junction-to-Ambient</td>
<td>$R_{JA}$</td>
<td>75</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

N Package

D Package

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.
### ELECTRICAL CHARACTERISTICS \((V_{CC} = +15 \text{ V}, T_A = 25^\circ \text{C}, \text{unless otherwise noted})\)

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Test Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage</td>
<td>(V_{CC})</td>
<td>–</td>
<td>6.0</td>
<td>–</td>
<td>18</td>
<td>V</td>
</tr>
<tr>
<td>Supply Current</td>
<td>(I_{CC})</td>
<td>No Signal</td>
<td>–</td>
<td>4.2</td>
<td>4.8</td>
<td>mA</td>
</tr>
<tr>
<td>Output Current Capability</td>
<td>(I_{OUT})</td>
<td>–</td>
<td>±20</td>
<td>–</td>
<td>–</td>
<td>mA</td>
</tr>
<tr>
<td>Output Slew Rate</td>
<td>(SR)</td>
<td>–</td>
<td>±.5</td>
<td>–</td>
<td>–</td>
<td>V/\mu s</td>
</tr>
<tr>
<td>Gain Cell Distortion (Note 2)</td>
<td></td>
<td>Untrimmed</td>
<td>–</td>
<td>0.5</td>
<td>2.0</td>
<td>%</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Trimmed</td>
<td>0.1</td>
<td>–</td>
<td>–</td>
<td>%</td>
</tr>
<tr>
<td>Resistor Tolerance</td>
<td></td>
<td>–</td>
<td>±5</td>
<td>±15</td>
<td>±15</td>
<td>%</td>
</tr>
<tr>
<td>Internal Reference Voltage</td>
<td></td>
<td></td>
<td>1.65</td>
<td>1.8</td>
<td>1.95</td>
<td>V</td>
</tr>
<tr>
<td>Output DC Shift (Note 3)</td>
<td></td>
<td>Untrimmed</td>
<td>±90</td>
<td>±150</td>
<td>±150</td>
<td>mV</td>
</tr>
<tr>
<td>Expandor Output Noise</td>
<td></td>
<td>No Signal, 15 Hz–20 kHz</td>
<td>–</td>
<td>20</td>
<td>60</td>
<td>\mu V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(Note 1)</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>dB</td>
</tr>
<tr>
<td>Unity Gain Level (Note 5)</td>
<td></td>
<td>1.0 kHz</td>
<td>–1.5</td>
<td>0</td>
<td>+1.5</td>
<td>dBm</td>
</tr>
<tr>
<td>Gain Change (Notes 2 and 4)</td>
<td></td>
<td>–</td>
<td>±0.1</td>
<td>–</td>
<td>–</td>
<td>dB</td>
</tr>
<tr>
<td>Reference Drift (Note 4)</td>
<td></td>
<td>–</td>
<td>+2,0, −25</td>
<td>+20, −50</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Resistor Drift (Note 4)</td>
<td></td>
<td>−40°C to +85°C</td>
<td>−</td>
<td>+10, −12</td>
<td>−</td>
<td>%</td>
</tr>
<tr>
<td>Tracking Error (Measured Relative to Value at Unity Gain) (\text{equals } [V_O − V_O \text{ (unity gain)}] \text{ dB − } V_{2dBm})</td>
<td></td>
<td>Rectifier Input,</td>
<td>–</td>
<td>+0.2</td>
<td>+0.2</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_{CC} = +6.0 \text{ V})</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_1 = 0 \text{ dB})</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_2 = +6.0 \text{ dBm}, V_1 = 0 \text{ dB})</td>
<td>–</td>
<td>+0.2</td>
<td>+0.2</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>(V_2 = −30 \text{ dBm}, V_1 = 0 \text{ dB})</td>
<td>–</td>
<td>−1.0, +1.5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Channel Separation</td>
<td></td>
<td>–</td>
<td>60</td>
<td>–</td>
<td>–</td>
<td>dB</td>
</tr>
</tbody>
</table>

1. Input to \(V_1\) and \(V_2\) grounded.
2. Measured at 0 dBm, 1.0 kHz.
3. Expandor AC input change from no signal to 0 dBm.
4. Relative to value at \(T_A = 25^\circ \text{C}\).
5. 0 dBm = 775 mV RMS.
Circuit Description

The SA571 compandor building blocks, as shown in the block diagram, are a full–wave rectifier, a variable gain cell, an operational amplifier and a bias system. The arrangement of these blocks in the IC result in a circuit which can perform well with few external components, yet can be adapted to many diverse applications.

The full–wave rectifier rectifies the input current which flows from the rectifier input, to an internal summing node which is biased at $V_{REF}$. The rectified current is averaged on an external filter capacitor tied to the CRECT terminal, and the average value of the input current controls the gain of the variable gain cell. The gain will thus be proportional to the average value of the input signal for capacitively–coupled voltage inputs as shown in the following equation. Note that for capacitively–coupled inputs there is no offset voltage capable of producing a gain error. The only error will come from the bias current of the rectifier (supplied internally) which is less than 0.1 $\mu$A.

$$G \propto \frac{|V_{IN} - V_{REF}|}{R_1} \text{avg}$$

The speed with which gain changes to follow changes in input signal levels is determined by the rectifier filter capacitor. A small capacitor will yield rapid response but will not fully filter low frequency signals. Any ripple on the gain control signal will modulate the signal passing through the variable gain cell. In an expander or compressor application, this would lead to third harmonic distortion, so there is a trade–off to be made between fast attack and decay times and distortion. For step changes in amplitude, the change in gain with time is shown by this equation.

$$G(t) = (G_{\text{initial}} - G_{\text{final}}) e^{-t/\tau} + G_{\text{final}}$$

$$\tau = 10k\Omega \times C_{\text{RECT}}$$

The variable gain cell is a current–in, current–out device with the ratio $I_{OUT}/I_{IN}$ controlled by the rectifier. $I_{IN}$ is the current which flows from the $\Delta G$ input to an internal summing node biased at $V_{REF}$. The following equation applies for capacitively–coupled inputs. The output current, $I_{OUT}$, is fed to the summing node of the op amp. 

$$I_{IN} = \frac{V_{IN} - V_{REF}}{R_2} = \frac{V_{IN}}{R_2}$$

A compensation scheme built into the $\Delta G$ cell compensates for temperature and cancels out odd harmonic distortion. The only distortion which remains is even harmonics, and they exist only because of internal offset voltages. The THD trim terminal provides a means for nulling the internal offsets for low distortion operation.

The operational amplifier (which is internally compensated) has the non–inverting input tied to $V_{REF}$ and the inverting input connected to the $\Delta G$ cell output as well as brought out externally. A resistor, $R_3$, is brought out from the summing node and allows compressor or expander gain to be determined only by internal components.

The output stage is capable of ± 20 mA output current. This allows a +13 dBm (3.5 V RMS) output into a 300 $\Omega$ load which, with a series resistor and proper transformer, can result in +13 dBm with a 600 $\Omega$ output impedance.

A bandgap reference provides the reference voltage for all summing nodes, a regulated supply voltage for the rectifier and $\Delta G$ cell, and a bias current for the $\Delta G$ cell. The low tempco of this type of reference provides very stable biasing over a wide temperature range.

The typical performance characteristics illustration shows the basic input–output transfer curve for basic compressor or expander circuits.

![Basic Input–Output Transfer Curve](image)

**Figure 2. Basic Input–Output Transfer Curve**

![Typical Test Circuit](image)

**Figure 3. Typical Test Circuit**

[http://onsemi.com](http://onsemi.com)
INTRODUCTION

Much interest has been expressed in high performance electronic gain control circuits. For non–critical applications, an integrated circuit operational transconductance amplifier can be used, but when high–performance is required, one has to resort to complex discrete circuitry with many expensive, well–matched components. This paper describes an inexpensive integrated circuit, the SA571 Compandor, which offers a pair of high performance gain control circuits featuring low distortion (<0.1%), high signal–to–noise ratio (90 dB), and wide dynamic range (110 dB).

Circuit Background

The SA571 Compandor was originally designed to satisfy the requirements of the telephone system. When several telephone channels are multiplexed onto a common line, the resulting signal–to–noise ratio is poor and companding is used to allow a wider dynamic range to be passed through the channel. Figure 4 graphically shows what a compandor can do for the signal–to–noise ratio of a restricted dynamic range channel. The input level range of +20 to −80 dB is shown undergoing a 2–to–1 compression where a 2.0 dB input level change is compressed into a 1.0 dB output level change by the compressor. The original 100 dB of dynamic range is thus compressed to a 50 dB range for transmission through a restricted dynamic range channel. A complementary expansion on the receiving end restores the original signal levels and reduces the channel noise by as much as 45 dB.

The significant circuits in a compressor or expander are the rectifier and the gain control element. The phone system requires a simple full–wave averaging rectifier with good accuracy, since the rectifier accuracy determines the (input) output level tracking accuracy. The gain cell determines the distortion and noise characteristics, and the phone system specifications here are very loose. These specs could have been met with a simple Operational Transconductance Multiplier, or OTA, but the gain of an OTA is proportional to temperature and this is very undesirable. Therefore, a linearized transconductance multiplier was designed which is insensitive to temperature and offers low noise and low distortion performance. These features make the circuit useful in audio and data systems as well as in telecommunications systems.

Basic Hook–up and Operation

Figure 5 shows the block diagram of one half of the chip, (there are two identical channels on the IC). The full–wave averaging rectifier provides a gain control current, IG, for the variable gain (ΔG) cell. The output of the ΔG cell is a current which is fed to the summing node of the operational amplifier. Resistors are provided to establish circuit gain and set the output DC bias.

The circuit is intended for use in single power supply systems, so the internal summing nodes must be biased at some voltage above ground. An internal band gap voltage reference provides a very stable, low noise 1.8 V reference denoted VREF. The non–inverting input of the op amp is tied to VREF, and the summing nodes of the rectifier and ΔG cell (located at the right of R1 and R2) have the same potential. The THD trim pin is also at the VREF potential.
Figure 6 shows how the circuit is hooked up to realize an expander. The input signal, $V_{IN}$, is applied to the inputs of both the rectifier and the $\Delta G$ cell. When the input signal drops by 6.0 dB, the gain control current will drop by a factor of 2, and so the gain will drop 6.0 dB. The output level at $V_{OUT}$ will thus drop 12 dB, giving us the desired 2-to-1 expansion.

NOTE: $GAIN = \left( \frac{2R_3}{R_1R_2I_B} \right)^2$

$I_B = 140\mu A$

*EXTERNAL COMPONENTS

**Figure 6. Basic Expander**

Figure 7 shows the hook-up for a compressor. This is essentially an expander placed in the feedback loop of the op amp. The $\Delta G$ cell is setup to provide AC feedback only, so a separate DC feedback loop is provided by the two $R_{DC}$ and $C_{DC}$. The values of $R_{DC}$ will determine the DC bias at the output of the op amp. The output will bias to:

$$V_{OUT\ DC} = \left( 1 + \frac{R_{DC1} + R_{DC2}}{R_4} \right) V_{REF}$$

$$V_{OUT\ DC} = \left( 1 + \frac{R_{DC\ TO\ T}}{30k \Omega} \right) 1.8V$$

The output of the expander will bias up to:

$$V_{OUT\ DC} = \left( 1 + \frac{R_3}{R_4} \right) V_{REF}$$

$$V_{OUT\ DC} = \left( 1 + \frac{20k \Omega}{30k \Omega} \right) 1.8V = 3.0V$$

The output will bias to 3.0 V when the internal resistors are used. External resistors may be placed in series with $R_3$, (which will affect the gain), or in parallel with $R_4$ to raise the DC bias to any desired value.

**Circuit Details – Rectifier**

Figure 8 shows the concept behind the full-wave averaging rectifier. The input current to the summing node of the op amp, $V_{IN}/R_1$, is supplied by the output of the op amp. If we can mirror the op amp output current into a unipolar current, we will have an ideal rectifier. The output current is averaged by $R_5$, $C_R$, which set the averaging time constant, and then mirrored with a gain of 2 to become $I_G$, the gain control current.

**Figure 8. Rectifier Concept**
Figure 9 shows the rectifier circuit in more detail. The op amp is a one-stage op amp, biased so that only one output device is on at a time. The non-inverting input, (the base of Q1), which is shown grounded, is actually tied to the internal 1.8 V, VREF. The inverting input is tied to the op amp output, (the emitters of Q5 and Q6), and the input summing resistor R1. The single diode between the bases of Q5 and Q6 assures that only one device is on at a time. To detect the output current of the op amp, we simply use the collector currents of the output devices Q5 and Q6. Q6 will conduct when the input swings positive and Q5 conducts when the input swings negative. The collector currents will be in error by the α of Q5 or Q6 on negative or positive signal swings, respectively. ICs such as this have typical NPN β’s of 200 and PNP β’s of 40. The α’s of 0.995 and 0.975 will produce errors of 0.5% on negative swings and 2.5% on positive swings. The 1.5% average of these errors yields a mere 0.13 dB gain error.

At very low input signal levels the bias current of Q2, (typically 50 nA), will become significant as it must be supplied by Q5. Another low level error can be caused by DC coupling into the rectifier. If an offset voltage exists between the VIN input pin and the base of Q2, an error current of VOS/R1 will be generated. A mere 1.0 mV of offset will cause an input current of 100 nA which will produce twice the error of the input bias current. For highest accuracy, the rectifier should be coupled capacitively. At high input levels the β of the PNP Q6 will begin to suffer, and there will be an increasing error until the circuit saturates. Saturation can be avoided by limiting the current into the rectifier input to 250 μA. If necessary, an external resistor may be placed in series with R1 to limit the current to this value. Figure 10 shows the rectifier accuracy vs. input level at a frequency of 1.0 kHz.

At very high frequencies, the response of the rectifier will fall off. The roll-off will be more pronounced at lower input levels due to the increasing amount of gain required to switch between Q5 or Q6 conducting. The rectifier frequency response for input levels of 0 dBm, −20 dBm, and −40 dBm is shown in Figure 11. The response at all three levels is flat to well above the audio range.
Variable Gain Cell

Figure 12 is a diagram of the variable gain cell. This is a linearized two-quadrant transconductance multiplier. Q1, Q2 and the op amp provide a predistorted drive signal for the gain control pair, Q3 and Q4. The gain is controlled by IG and a current mirror provides the output current.

This equation is linear and temperature-insensitive, but it assumes ideal transistors.

If the transistors are not perfectly matched, a parabolic, non-linearity is generated, which results in second harmonic distortion. Figure 13 gives an indication of the magnitude of the distortion caused by a given input level and offset voltage. The distortion is linearly proportional to the magnitude of the offset and the input level. Saturation of the gain cell occurs at a +8 dBm level. At a nominal operating level of 0 dBm, a 1.0 mV offset will yield 0.34% of second harmonic distortion. Most circuits are somewhat better than this, which means our overall offsets are typically about mV. The distortion is not affected by the magnitude of the gain control current, and it does not increase as the gain is changed. This second harmonic distortion could be eliminated by making perfect transistors, but since that would be difficult, we have had to resort to other methods. A trim pin has been provided to allow trimming of the internal offsets to zero, which effectively eliminated second harmonic distortion. Figure 14 shows the simple trim network required.

The op amp maintains the base and collector of Q1 at ground potential (VREF) by controlling the base of Q2. The input current $I_{IN} = \frac{V_{IN}}{R_2}$ is thus forced to flow through Q1 along with the current $I_1$, so $I_{C1} = I_1 + I_{IN}$. Since $I_2$ has been set at twice the value of $I_1$, the current through $Q_2$ is:

$$I_2 - (I_1 + I_{IN}) = I_1 - I_{IN} = I_{C2}.$$

The op amp has thus forced a linear current swing between $Q_1$ and $Q_2$ by providing the proper drive to the base of $Q_2$. This drive signal will be linear for small signals, but very non-linear for large signals, since it is compensating for the non-linearity of the differential pair, $Q_1$ and $Q_2$, under large signal conditions.

The key to the circuit is that this same predistorted drive signal is applied to the gain control pair, $Q_3$ and $Q_4$. When two differential pairs of transistors have the same signal applied, their collector current ratios will be identical regardless of the magnitude of the currents. This gives us:

$$\frac{I_{C1}}{I_{C2}} = \frac{I_{C4}}{I_{C3}} = \frac{I_1 + I_{IN}}{I_1 - I_{IN}}$$

plus the relationships $I_G = I_{C3} + I_{C4}$ and $I_{OUT} = I_{C4} - I_{C3}$ will yield the multiplier transfer function,

$$I_{OUT} = \frac{I_G}{I_1} I_{IN} = \frac{V_{IN} I_G}{R_2 I_1}$$

NOTE: $I_{OUT} = \frac{I_G}{I_1} I_{IN} = \frac{I_G V_{IN}}{I_2 R_2}$

Figure 12. Simplified ΔG Cell Schematic

Figure 13. ΔG Cell Distortion vs. Offset Voltage

Figure 14. THD Trim Network
Figure 15 shows the noise performance of the ΔG cell. The maximum output level before clipping occurs in the gain cell is plotted along with the output noise in a 20 kHz bandwidth. Note that the noise drops as the gain is reduced for the first 20 dB of gain reduction. At high gains, the signal to noise ratio is 90 dB, and the total dynamic range from maximum signal to minimum noise is 110 dB.

Control signal feedthrough is generated in the gain cell by imperfect device matching and mismatches in the current sources, $I_1$ and $I_2$. When no input signal is present, changing $I_C$ will cause a small output signal. The distortion trim is effective in nulling out any control signal feedthrough, but in general, the null for minimum feedthrough will be different than the null in distortion. The control signal feedthrough can be trimmed independently of distortion by tying a current source to the $\Delta G$ input pin. This effectively trims $I_1$. Figure 16 shows such a trim network.

Operation Amplifier

The main op amp shown in the chip block diagram is equivalent to a 741 with a 1.0 MHz bandwidth. Figure 17 shows the basic circuit. Split collectors are used in the input pair to reduce $g_M$, so that a small compensation capacitor of just 10 pF may be used. The output stage, although capable of output currents in excess of 20 mA, is biased for a low quiescent current to conserve power. When driving heavy loads, this leads to a small amount of crossover distortion.

ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Description</th>
<th>Temperature Range</th>
<th>Shipping†</th>
</tr>
</thead>
<tbody>
<tr>
<td>SA571D</td>
<td>16–Pin Plastic Small Outline (SO–16 WB) Package</td>
<td>−40 to +85°C</td>
<td>47 Units / Rail</td>
</tr>
<tr>
<td>SA571DG</td>
<td>16–Pin Plastic Small Outline (SO–16 WB) Package (Pb–Free)</td>
<td>−40 to +85°C</td>
<td>47 Units / Rail</td>
</tr>
<tr>
<td>SA571DR2</td>
<td>16–Pin Plastic Small Outline (SO–16 WB) Package</td>
<td>−40 to +85°C</td>
<td>1000 / Tape &amp; Reel</td>
</tr>
<tr>
<td>SA571DR2G</td>
<td>16–Pin Plastic Small Outline (SO–16 WB) Package (Pb–Free)</td>
<td>−40 to +85°C</td>
<td>1000 / Tape &amp; Reel</td>
</tr>
<tr>
<td>SA571N</td>
<td>16–Pin Plastic Dual In–Line Package (PDIP–16)</td>
<td>−40 to +85°C</td>
<td>25 Units / Rail</td>
</tr>
<tr>
<td>SA571NG</td>
<td>16–Pin Plastic Dual In–Line Package (PDIP–16) (Pb–Free)</td>
<td>−40 to +85°C</td>
<td>25 Units / Rail</td>
</tr>
</tbody>
</table>

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS

PDIP–16
CASE 648–08
ISSUE V

DATE 22 APR 2015

NOTES:
2. CONTROLLING DIMENSION: INCHES.
3. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-
   AGE SEATED IN JEDEC SEATING PLANE GAUGE GS–3.
4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH
   OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE
   NOT TO EXCEED 0.10 INCH.
5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM
   PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR
   TO DATUM C.
6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE
   LEADS UNCONSTRAINED.
7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE
   LEADS, WHERE THE LEADS EXIT THE BODY.
8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE
   CORNERS).

NOTES:
2. CONTROLLING DIMENSION: INCHES.
3. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-
   AGE SEATED IN JEDEC SEATING PLANE GAUGE GS–3.
4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH
   OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE
   NOT TO EXCEED 0.10 INCH.
5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM
   PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR
   TO DATUM C.
6. DIMENSION eB IS MEASURED AT THE LEAD TIPS WITH THE
   LEADS UNCONSTRAINED.
7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE
   LEADS, WHERE THE LEADS EXIT THE BODY.
8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE
   CORNERS).

GENERAL MARKING DIAGRAM*

XXXXX = Specific Device Code
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb–Free Package

*This information is generic. Please refer to
device data sheet for actual part marking.
Pb–Free indicator, “G” or microdot “*”,
may or may not be present.
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS

SOIC−16 WB
CASE 751G
ISSUE E

DATE 08 OCT 2021

NOTES:
2. CONTROLLING DIMENSION MILLIMETERS.
3. DIMENSION B DOES NOT INCLUDE SAWMOUNT PROTRUSION.
   ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS
   OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.
4. DIMENSIONS B AND E DO NOT INCLUDE MOLD PROTRUSIONS.
5. MAXIMUM MOLD PROTRUSION OR FLASH TO BE 0.05 PER SIDE.

MILLIMETERS

<table>
<thead>
<tr>
<th>DIM</th>
<th>MIN</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>2.35</td>
<td>2.65</td>
</tr>
<tr>
<td>A1</td>
<td>0.10</td>
<td>0.25</td>
</tr>
<tr>
<td>B</td>
<td>0.35</td>
<td>0.49</td>
</tr>
<tr>
<td>C</td>
<td>0.23</td>
<td>0.32</td>
</tr>
<tr>
<td>D</td>
<td>10.15</td>
<td>10.45</td>
</tr>
<tr>
<td>E</td>
<td>7.40</td>
<td>7.60</td>
</tr>
<tr>
<td>e</td>
<td>1.27</td>
<td>BSC</td>
</tr>
<tr>
<td>H</td>
<td>10.05</td>
<td>10.55</td>
</tr>
<tr>
<td>h</td>
<td>0.33</td>
<td>REF</td>
</tr>
<tr>
<td>L</td>
<td>0.50</td>
<td>0.90</td>
</tr>
<tr>
<td>M</td>
<td>0°</td>
<td>7°</td>
</tr>
</tbody>
</table>

16X 0.50
16X 1.62
1
1.27
PITCH

RECOMMENDED MOUNTING FOOTPRINT

GENERIC MARKING DIAGRAM*

XXXXX = Specific Device Code
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
G = Pb−Free Package

*This information is generic. Please refer to device data sheet for actual part marking. Pb−Free indicator, “G” or microdot “G", may or may not be present. Some products may not follow the Generic Marking.

DOCUMENT NUMBER: 98ASB42567B
DESCRIPTION: SOIC−16 WB

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped “CONTROLLED COPY” in red.

© Semiconductor Components Industries, LLC, 2019

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

www.onsemi.com