## **VGA Port Companion Circuit** #### **Product Description** The PACVGA105 incorporates 7 channels of ESD protection for signal lines commonly found in a VGA port for PCs. ESD protection is implemented with current steering diodes designed to safely handle the high peak surge currents associated with the IEC-1000-4-2 Level-4 ESD Protection Standard (±8 kV contact discharge). When the channels are subjected to an electrostatic discharge, the ESD current pulse is diverted via the protection diodes into the positive supply rails or ground where they may be safely dissipated. The upper ESD diodes for the R, G and B channels are connected to a separate supply rail ( $V_{RGB}$ ) to facilitate interfacing to graphics controller ICs with low voltage supplies. The remaining channels are connected to the main 5 V rail ( $V_{CC}$ ). The lower diodes for the R, G and B channels are also connected to a dedicated ground pin (GNDA) to minimize crosstalk due to common ground impedance. Two non–inverting buffers are also included in this IC for buffering the HSYNC and VSYNC signals from the graphics controller IC. These buffers will accept TTL input levels and convert them to CMOS output levels that swing between GND and $V_{CC}$ . These drivers have a nominal $60~\Omega$ output impedance to match the characteristic impedance of the HSYNC and VSYNC lines of the video cables typically used. The inputs of these drivers also have high impedance pull–ups (50 k $\Omega$ nom.) pulling up to the $V_{AUX}$ rail. In addition, the DDC\_CLOCK and DDC\_DATA channels have $1.8~k\Omega$ resistors pulling these inputs up to the main 5 V ( $V_{CC}$ ) rail. #### **Features** - Seven Channels of ESD Protection Designed to Meet IEC-1000-4-2 Level-4 ESD Requirements (±8 kV Contact Discharge) - Very Low Loading Capacitance from ESD Protection Diodes at Less than 5 pF Typical - TTL to CMOS Level-Translating Buffers for the HSYNC and VSYNC Lines - ullet Three Independent Supply Pins (V<sub>CC</sub>, V<sub>RGB</sub> and V<sub>AUX</sub>) to Facilitate Operation with Sub–Micron Graphics Controller ICs - High impedance Pull–Ups (50 $k\Omega$ Nominal to $V_{AUX})$ for HSYNC and VSYNC Inputs - Pull–Up Resistors (1.8 k $\Omega$ Nominal to $V_{CC}$ ) for DDC\_CLK and DDC DATA Lines - Compact 16-Pin QSOP Package - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - ESD Protection and Termination Resistors for VGA (Video) Port Interfaces - Desktop PCs - Notebook Computers - LCD Monitors ### ON Semiconductor® http://onsemi.com QSOP16 QR SUFFIX CASE 492 #### **MARKING DIAGRAM** PACVGA105QR = Specific Device Code YY = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------|-----------------------| | PACVGA105QR | QSOP16<br>(Pb-Free) | 2500/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. #### SIMPLIFIED ELECTRICAL SCHEMATIC #### **PACKAGE / PINOUT DIAGRAMS** **Table 1. PIN DESCRIPTIONS** | Lead(s) | Name | Description | | | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | HSYNC_OUT | Horizontal sync signal buffer output. Connects to the video connector side of the horizontal sync line. | | | | 2 | HSYNC | Horizontal sync signal buffer input. Connects to the VGA Controller side of the horizontal sync line. | | | | 3, 11 | GNDD | Digital ground reference supply pin. | | | | 4 | $V_{RGB}$ | V <sub>RGB</sub> supply pin. This is an isolated supply pin for the R, G and B ESD protection circuits. | | | | 5 | В | Blue signal video protection channel. This pin is typically tied to the B video line between the VGA controller device and the video connector. | | | | 6 | G | Green signal video protection channel. This pin is typically tied to the G video line between the VGA controller device and the video connector. | | | | 7 | R | Red signal video protection channel. This pin is typically tied to the R video line between the VGA controller device and the video connector. | | | | 8 | GNDA | Analog ground reference supply pin. | | | | 9, 16 | V <sub>CC</sub> | V <sub>CC</sub> supply pin. This is the main supply input for the DDC_CLK and DDC_DATA pullup resistors and ESD protection circuits. It is also connected to the sync buffers and to the ESD protection diodes present on the HSYNC_OUT and VSYNC_OUT lines. | | | | 10 | DDC_DATA | DDC data pin. | | | | 12 | DDC_CLK | DDC clock pin. | | | | 13 | V <sub>AUX</sub> | $V_{AUX}$ supply pin. This is the supply input for the 50 k $\Omega$ pullups connected to the HSYNC and VSYNC buffer inputs. | | | | 14 | VSYNC | Vertical sync signal buffer input. Connects to the VGA Controller side of the vertical sync line. | | | | 15 | VSYNC_OUT | Vertical sync signal buffer output. Connects to the video connector side of the vertical sync line. | | | #### **SPECIFICATIONS** **Table 2. ABSOLUTE MAXIMUM RATINGS** | Parameter | Rating | Units | |-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------| | V <sub>CC</sub> , V <sub>RGB</sub> , V <sub>AUX</sub> Supply Voltage Inputs | [GND – 0.5] to +6.0 | V | | Diode Forward Current (One Diode Conducting at a Time) | 20 | mA | | DC Voltage at Inputs R, G, B HSYNC, VSYNC DDC_CLK, DDC_DATA | [GND – 0.5] to [V <sub>RGB</sub> + 0.5]<br>[GND – 0.5] to [V <sub>AUX</sub> + 0.5]<br>[GND – 0.5] to [V <sub>CC</sub> + 0.5] | V | | Operating Temperature Range | 0 to +70 | °C | | Storage Temperature Range | -40 to +150 | °C | | Package Power Rating | 750 | mW | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. **Table 3. STANDARD OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |------------------|--------------------------------------------------|-------------|---------------------------------------------------------|-------| | V <sub>CC</sub> | Main Supply Voltage | 4.5 | 5.5 | V | | V <sub>RGB</sub> | RGB Supply Voltage | 1.7 | 3.7 | V | | V <sub>AUX</sub> | Auxiliary Supply Voltage | 2.9 | 3.7 | V | | V <sub>IH</sub> | Logic High Input Voltage (Note 1) | 2.0 | | V | | V <sub>IL</sub> | Logic Low Input Voltage (Note 1) | | 0.8 | V | | V <sub>I</sub> | Input Voltage RGB HSYNC, VSYNC DDC_CLK, DDC_DATA | 0<br>0<br>0 | V <sub>RGB</sub><br>V <sub>AUX</sub><br>V <sub>CC</sub> | V | | I <sub>OH</sub> | High Level Output Current (Note 1) | | -8 | mA | | I <sub>OL</sub> | Low Level Output Current (Note 1) | | 8 | mA | | T <sub>A</sub> | Free-Air Operating Temperature | 0 | +70 | °C | <sup>1.</sup> These parameters apply only to the HSYNC and VSYNC signals. #### **SPECIFICATIONS (Cont'd)** Table 4. ELECTRICAL OPERATING CHARACTERISTICS (Note 1) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------|-------------------|-------| | V <sub>F</sub> | Diode Forward Voltage | I <sub>F</sub> = 10 mA | | | 1.0 | V | | V <sub>OH</sub> | Logic High Output Voltage | $I_{OH} = -4 \text{ mA}, \ V_{CC} = 4.5 \text{ V}$ | 4.0 | | | V | | V <sub>OL</sub> | Logic Low Output Voltage | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = 4.5 V | | | 0.4 | V | | I <sub>IN</sub> | Input Current R, G and B Pins HSYNC, VSYNC Pins HSYNC, VSYNC Pins | $\begin{aligned} & V_{RGB} = 3.63 \text{ V}, V_{IN} = V_{RGB} \text{ or GND} \\ & V_{AUX} = 3.63 \text{ V}, V_{IN} = V_{AUX} \\ & V_{AUX} = 3.63 \text{ V}, V_{IN} = \text{GND} \end{aligned}$ | -30.0 | -72.5 | ±1<br>±1<br>–95.0 | μΑ | | Icc | V <sub>CC</sub> Supply Current | V <sub>CC</sub> = 5.5 V, V <sub>AUX</sub> = V <sub>RGB</sub> = 2.97 V,<br>All Inputs and Outputs Floating | | 35 | 100 | μΑ | | I <sub>RGB</sub> | V <sub>RGB</sub> Supply Current | R, G and B Pins at V <sub>CC</sub> or GND,<br>All Inputs and Outputs Floating | | | 10 | μΑ | | C <sub>IN</sub> | Input Capacitance R, G and B pins HSYNC, VSYNC pins DDC_DATA, DDC_CLK pins | Note 2 Applies for All Cases | | 5<br>10<br>5 | | pF | | R <sub>PU</sub> | Pull-up Resistance<br>DDC_DATA, DDC_CLK pins | | 1.62 | 1.80 | 1.98 | kΩ | | V <sub>ESD</sub> | ESD Withstand Voltage | V <sub>CC</sub> = 5 V, V <sub>RGB</sub> = 3.3 V, V <sub>AUX</sub> = 3.3 V<br>(Note 3) | ±8 | | | kV | | t <sub>PLH</sub> | SYNC Buffer L ≥ H<br>Propagation Delay | $C_L$ = 50 pF, $V_{CC}$ = 5.0 V, $R_L$ = 500 $\Omega$ (Note 4) | | 7.0 | 15.0 | ns | | t <sub>PHL</sub> | SYNC Buffer H ≥ L<br>Propagation Delay | $C_L$ = 50 pF, $V_{CC}$ = 5.0 V, $R_L$ = 500 $\Omega$ (Note 4) | | 7.0 | 15.0 | ns | | $t_{R,} t_{F}$ | SYNC Buffer Output Rise & Fall Times | $C_L$ = 50 pF, $V_{CC}$ = 5.0 V, $R_L$ = 500 $\Omega$ (Note 4) | | 7.0 | | ns | | | | + | | | | | <sup>1.</sup> All parameters specified over standard operating conditions unless otherwise noted. All parameters specified over standard operating conditions unless otherwise noted. Measured at 1 MHz. R/G/B inputs biased at 1.65 V with V<sub>RGB</sub> = 3.3 V. DDC\_CLK and DDC\_DATA biased at 2.5 V with V<sub>CC</sub> = 5 V. HSYNC and VSYNC inputs biased at V<sub>AUX</sub> or GND with V<sub>AUX</sub> = 3.3 V and V<sub>CC</sub> = 5 V. Per the IEC-61000-4-2 International ESD Standard, Level 4 contact discharge method. V<sub>RGB</sub> and V<sub>CC</sub> must be bypassed to GND via a low impedance ground plane with a 0.2 μF, low inductance, chip ceramic capacitor at each supply pin. ESD pulse is applied between the applicable pins and GND. ESD pulse can be positive or negative with respect to GND. Applicable pins are: R, G, B, HSYNC OUT, VSYNC\_OUT, DDC\_CLK and DDC\_DATA. The HSYNC and VSYNC inputs are ESD protected to the industry standard 2 kV per the Human Body Model (MIL-STD-883, Method 3015). <sup>4.</sup> Applicable to the SYNC buffers only. Input signals swing between 0 V and 3.0 V, with rise and fall times ≤ 5 ns. Guaranteed by correlation to buffer output drive currents. #### **APPLICATION INFORMATION** Figure 1. Typical Connection Diagram GNDA, the negative voltage rail for the R, G and B diodes is not connected internally to GNDD. GNDA should ideally be connected to the ground of the video DAC IC. This will prevent any ground bounce caused by digital signals from injecting noise onto the R, G and B signals. Analog GND and digital GND are typically connected on the printed circuit board. **DATE 23 MAR 2011** 16X **b** В 0.25 C D ⊕ 0.25 M C A-B D #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME V14 5M 1994 - Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. - 3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. - 4. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EX-CEED 0.005 PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. IN-TERLEAD FLASH OR PROTRUSION SHALL NOT EX-CEED 0.005 PER SIDE. D AND E1 ARE DETERMINED AT DATUM H. - 5. DATUMS A AND B ARE DETERMINED AT DATUM H. | | INCHES MILLIMETER | | IETERS | | | |-----|--------------------|-------|-----------|------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.053 | 0.069 | 1.35 | 1.75 | | | A1 | 0.004 | 0.010 | 0.10 | 0.25 | | | A2 | 0.049 | | 1.24 | | | | b | 0.008 | 0.012 | 0.20 | 0.30 | | | С | 0.007 | 0.010 | 0.19 | 0.25 | | | D | 0.193 BSC | | 4.89 BSC | | | | Е | 0.237 BSC 6.00 BSC | | BSC | | | | E1 | 0.154 BSC | | 3.90 BSC | | | | е | 0.025 BSC | | 0.635 BSC | | | | h | 0.009 | 0.020 | 0.22 | 0.50 | | | L | 0.016 | 0.050 | 0.40 | 1.27 | | | L2 | 0.010 BSC | | 0.25 | BSC | | | М | 0 ° | 8° | 0 ° | 8° | | # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. # RECOMMENDED SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON04472D | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | QSOP16 | | PAGE 1 OF 1 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales