# Silicon Carbide (SiC) Module – EliteSiC, 40 mohm SiC M1 MOSFET, 1200 V, 2-PACK Half Bridge Topology, F1 Package # NXH040P120MNF1PTG, NXH040P120MNF1PG The NXH040P120MNF1 is a power module containing an 40 m $\Omega$ /1200 V SiC MOSFET half bridge and a thermistor in an F1 package. #### **Features** - 40 mΩ/1200 V SiC MOSFET Half Bridge - Thermistor - Options with Pre-applied Thermal Interface Material (TIM) and without Pre-applied TIM - Press-fit Pins #### **Typical Applications** - Solar Inverter - Uninterruptible Power Supplies - Electric Vehicle Charging Stations - Industrial Power Figure 1. NXH040P120MNF1 Schematic Diagram PIM18 33.8x42.5 (PRESS FIT) CASE 180BW #### **MARKING DIAGRAM** NXH040P120MNF1PTG = Specific Device Code NXH040P120MNF1PG = Specific Device Code AT = Assembly & Test Site Code YYWW = Year and Work Week Code #### **PIN CONNECTIONS** See Pin Function Description for pin names #### ORDERING INFORMATION See detailed ordering and shipping information on page 4 of this data sheet. #### **PIN FUNCTION DESCRIPTION** | Pin | Name | Description | |-----|-------|--------------------------------------| | 1 | DC+ | DC Positive Bus connection | | 2 | DC+ | DC Positive Bus connection | | 3 | S1 | Q1 Kelvin Emitter (High side switch) | | 4 | G1 | Q1 Gate (High side switch) | | 5 | DC+ | DC Positive Bus connection | | 6 | DC+ | DC Positive Bus connection | | 7 | TH2 | Thermistor Connection 2 | | 8 | TH1 | Thermistor Connection 1 | | 9 | DC- | DC Negative Bus connection | | 10 | DC- | DC Negative Bus connection | | 11 | DC- | DC Negative Bus connection | | 12 | DC- | DC Negative Bus connection | | 13 | PHASE | Center point of half bridge | | 14 | PHASE | Center point of half bridge | | 15 | G2 | Q2 Gate (Low side switch) | | 16 | S2 | Q2 Kelvin Emitter (High side switch) | | 17 | PHASE | Center point of half bridge | | 18 | PHASE | Center point of half bridge | #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------|---------------------|------------|------------------| | SIC MOSFET | | | | | Drain-Source Voltage | V <sub>DSS</sub> | 1200 | V | | Gate-Source Voltage | $V_{GS}$ | +25/-15 | V | | Continuous Drain Current @ T <sub>C</sub> = 80°C (T <sub>J</sub> = 175°C) | I <sub>D</sub> | 30 | Α | | Pulsed Drain Current (T <sub>J</sub> = 175°C) | I <sub>Dpulse</sub> | 60 | А | | Maximum Power Dissipation @ T <sub>C</sub> = 80°C (T <sub>J</sub> = 175°C) | P <sub>tot</sub> | 113 | W | | Minimum Operating Junction Temperature | $T_{JMIN}$ | -40 | °C | | Maximum Operating Junction Temperature | T <sub>JMAX</sub> | 175 | °C | | THERMAL PROPERTIES | | | | | Storage Temperature Range | T <sub>stg</sub> | -40 to 150 | °C | | INSULATION PROPERTIES | _ | | | | Isolation Test Voltage, t = 1 s, 60 Hz | V <sub>is</sub> | 4800 | V <sub>RMS</sub> | | Creepage Distance | | 12.7 | mm | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **RECOMMENDED OPERATING RANGES** | Rating | Symbol | Min | Max | Unit | |---------------------------------------|--------|-----|-----|------| | Module Operating Junction Temperature | TJ | -40 | 150 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>1.</sup> Refer to ELECTRICAL CHĂRACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters. **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter Test Conditions | | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------|-----------------------------------------------------------------------|-----------------------|------|--------|-----|------| | SIC MOSFET CHARACTERISTICS | | | | | | | | Drain-Source Breakdown Voltage | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 200 μA | V <sub>(BR)DSS</sub> | 1200 | _ | - | V | | Zero Gate Voltage Drain Current | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 1200 V | I <sub>DSS</sub> | - | - | 100 | μΑ | | Drain-Source On Resistance | V <sub>GS</sub> = 20 V, I <sub>D</sub> = 25 A, T <sub>J</sub> = 25°C | R <sub>DS(ON)</sub> | - | 42 | 56 | mΩ | | | V <sub>GS</sub> = 20 V, I <sub>D</sub> = 25 A, T <sub>J</sub> = 125°C | <b>1</b> | - | 55 | _ | 1 | | | V <sub>GS</sub> = 20 V, I <sub>D</sub> = 25 A, T <sub>J</sub> = 150°C | 1 | - | 61 | - | | | Gate-Source Threshold Voltage | $V_{GS} = V_{DS}$ , $I_D = 10 \text{ mA}$ | V <sub>GS(TH)</sub> | 1.8 | 2.81 | 4.3 | V | | Gate Leakage Current | $V_{GS} = -10/20 \text{ V}, V_{DS} = 0 \text{ V}$ | I <sub>GSS</sub> | -250 | - | 250 | nA | | Internal Gate Resistance | | $R_{G}$ | - | 2.2 | _ | Ω | | Input Capacitance | V <sub>DS</sub> = 800 V, V <sub>GS</sub> = 0 V, f = 1 MHz | C <sub>ISS</sub> | - | 1505 | _ | pF | | Reverse Transfer Capacitance | verse Transfer Capacitance | | - | 12 | _ | 1 | | Output Capacitance | | C <sub>OSS</sub> | _ | 159 | _ | 1 | | C <sub>OSS</sub> Stored Energy | $V_{DS} = 0 \text{ V to } 800 \text{ V}, V_{GS} = 0 \text{ V}$ | | _ | 66 | _ | μJ | | Total Gate Charge | $V_{DS} = 800 \text{ V}, V_{GS} = 20 \text{ V}, I_D = 25 \text{ A}$ | Q <sub>G(TOTAL)</sub> | - | 122.1 | _ | nC | | Gate-Source Charge | | Q <sub>GS</sub> | _ | 32.2 | _ | nC | | Gate-Drain Charge | | $Q_GD$ | = | 34.7 | _ | nC | | Turn-on Delay Time | T <sub>J</sub> = 25°C | t <sub>d(on)</sub> | _ | 43.3 | _ | ns | | Rise Time | $V_{DS} = 600 \text{ V}, I_D = 25 \text{ A}$ | t <sub>r</sub> | = | 6.35 | _ | 1 | | Turn–off Delay Time | $V_{GS} = -5 \text{ V/18 V}, R_G = \text{TBD }\Omega$ | t <sub>d(off)</sub> | = | 97 | _ | | | Fall Time | | t <sub>f</sub> | = | 6.5 | _ | | | Turn-on Switching Loss per Pulse | | E <sub>ON</sub> | = | 0.13 | _ | mJ | | Turn off Switching Loss per Pulse | | E <sub>OFF</sub> | = | 0.05 | _ | | | Turn-on Delay Time | T <sub>J</sub> = 150°C | t <sub>d(on)</sub> | - | 41.3 | - | ns | | Rise Time | $V_{DS} = 6 \text{ V}, I_{D} = 25 \text{ A}$ | t <sub>r</sub> | _ | 5.9 | | 1 | | Turn-off Delay Time | $V_{GS} = -5 \text{ V/18 V}, R_G = \text{TBD }\Omega$ | t <sub>d(off)</sub> | _ | 102 | _ | 1 | | Fall Time | | t <sub>f</sub> | _ | 5.5 | | 1 | | Turn-on Switching Loss per Pulse | | E <sub>ON</sub> | _ | 0.18 | _ | mJ | | Turn off Switching Loss per Pulse | | E <sub>OFF</sub> | = | 0.05 | | 1 | | Diode Forward Voltage | I <sub>D</sub> = 25 A, T <sub>J</sub> = 25°C | V <sub>SD</sub> | | 3.97 | 6 | V | | - | I <sub>D</sub> = 25 A, T <sub>J</sub> = 150°C | 1 135 | = | 3.44 | | 1 | | Thermal Resistance - Chip-to-case | M1, M2 | R <sub>thJC</sub> | = | 0.8356 | _ | °C/W | | Thermal Resistance – Chip-to-heatsink | Thermal grease, Thickness = 2 Mil _2%, A = 2.8 W/mK | R <sub>thJH</sub> | - | 1.291 | _ | °C/W | | THERMISTOR CHARACTERISTICS | _ | | | 1 | | | | Nominal Resistance | T <sub>NTC</sub> = 25°C | R <sub>25</sub> | _ | 5 | _ | kΩ | | Nominal Resistance | T <sub>NTC</sub> = 100°C | R <sub>100</sub> | _ | 493 | | Ω | | Nominal Resistance | T <sub>NTC</sub> = 150°C | R <sub>150</sub> | | 159.5 | _ | Ω | | Deviation of R <sub>100</sub> | T <sub>NTC</sub> = 100°C | ΔR/R | -5 | - | 5 | % | | Power Dissipation –<br>Recommended Limit | wer Dissipation – 0.15 mA, non-self-heating effect | | = | 0.1 | = | mW | | Power Dissipation Constant –<br>Absolute Maximum | 5 mA | P <sub>D</sub> | _ | 34.2 | _ | mW | | Power Dissipation Constant | | | _ | 1.4 | _ | mW/K | | B-value | B(25/50), tolerance ±2% | | = | 3375 | = | K | | B-value | B(25/100), tolerance ±2% | | = | 3436 | | К | #### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | Test Conditions | | Min | Тур | Max | Unit | |----------------------------|--------------------------|--|-----|------|-----|------| | THERMISTOR CHARACTERISTICS | | | | | | | | B-value | B(25/50), tolerance ±3% | | _ | 3375 | _ | K | | B-value | B(25/100), tolerance ±3% | | = | 3455 | = | K | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **ORDERING INFORMATION** | Orderable Part Number | Marking | Package | Shipping | |-----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------| | NXH040P120MNF1PG | NXH040P120MNF1PG | F1-2PACK: Case 180BW<br>Press-fit Pins<br>(Pb-Free and Halide-Free) | 28 Units / Blister Tray | | NXH040P120MNF1PTG | NXH040P120MNF1PTG | F1-2PACK: Case 180BW<br>Press-fit Pins with pre-applied<br>thermal interface material (TIM)<br>(Pb-Free and Halide-Free) | 28 Units / Blister Tray | #### **TYPICAL CHARACTERISTICS** SIC MOSFET (M1, M2) Figure 2. MOSFET Typical Output Characteristics Figure 4. MOSFET Typical Output Characteristics Figure 6. Body Diode Forward Characteristics Figure 3. MOSFET Typical Output Characteristics Figure 5. MOSFET Typical Transfer Characteristics Figure 7. Gate-to-Source Voltage vs. Total Charge #### **TYPICAL CHARACTERISTICS** SIC MOSFET (M1, M2) Figure 8. Capacitance vs. Drain-to-Source Voltage #### TYPICAL CHARACTERISTICS M1/M2 MOSFET SWITCHING CHARACTERISTICS Figure 9. Typical Switching Loss Eon vs. ID Figure 11. Typical Switching Loss Eoff vs. ID Figure 13. Typical Turn-On Switching Tdon vs. ID Figure 10. Typical Switching Loss Eon vs. R<sub>G</sub> Figure 12. Typical Switching Loss Eoff vs. R<sub>G</sub> Figure 14. Typical Turn-On Switching Tdon vs. R<sub>G</sub> #### **TYPICAL CHARACTERISTICS** M1/M2 MOSFET SWITCHING CHARACTERISTICS Figure 15. Typical Turn-Off Switching Tdoff vs. ID Figure 17. Typical Turn-On Switching Tr vs. ID Figure 19. Typical Turn-Off Switching Tf vs. ID Figure 16. Typical Turn-Off Switching Tdoff vs. R<sub>G</sub> Figure 18. Typical Turn-On Switching Tr vs. $R_{\mbox{\scriptsize G}}$ Figure 20. Typical Turn-Off Switching Tf vs. R<sub>G</sub> #### TYPICAL CHARACTERISTICS M1/M2 MOSFET SWITCHING CHARACTERISTICS Figure 25. dv/dt ON vs. ID $I_{D}(A)$ 60 80 40 -30 -32 L 20 Figure 26. dv/dt ON vs. R<sub>G</sub> $R_{G}(\Omega)$ 10 100 -30 2 #### **TYPICAL CHARACTERISTICS** M1/M2 MOSFET SWITCHING CHARACTERISTICS Figure 27. dv/dt OFF vs. ID Figure 28. dv/dt OFF vs. R<sub>G</sub> #### **TYPICAL CHARACTERISTICS** SIC MOSFET (M1, M2) Figure 29. SiC MOSFET Junction-to-Case Transient Thermal Impedance Table 1. FOSTER NETWORKS - M1, M2 | Foster | M1 | | M2 | | |-----------|-----------|------------|-----------|------------| | Element # | Rth (K/W) | Cth (Ws/K) | Rth (K/W) | Cth (Ws/K) | | 1 | 0.051996 | 0.002404 | 0.054881 | 0.002284 | | 2 | 0.046504 | 0.020373 | 0.010554 | 0.082427 | | 3 | 0.008903 | 0.221087 | 0.064895 | 0.028973 | | 4 | 0.165341 | 0.039489 | 0.094862 | 0.058574 | | 5 | 0.600991 | 0.065660 | 0.610507 | 0.052914 | Table 2. CAUER NETWORKS - M1, M2 | Cauer | M | M1 | | 2 | |-----------|-----------|------------|-----------|------------| | Element # | Rth (K/W) | Cth (Ws/K) | Rth (K/W) | Cth (Ws/K) | | 1 | 0.076857 | 0.001961 | 0.076754 | 0.001921 | | 2 | 0.141063 | 0.010485 | 0.182594 | 0.011596 | | 3 | 0.274014 | 0.018050 | 0.136313 | 0.018196 | | 4 | 0.113973 | 0.038620 | 0.215815 | 0.019717 | | 5 | 0.267827 | 0.046224 | 0.224225 | 0.049799 | #### PIM18 33.8x42.5 (PRESS FIT) CASE 180BW ISSUE B **DATE 30 APR 2021** #### NOTES: - 1. CONTROLLING DIMENSION: MILLIMETERS - 2. PIN POSITION TOLERANCE IS ± 0.4mm | | MILLIMETERS | | | | |------------|-------------|-------|-------|--| | DIM | MIN. | NOM. | MAX. | | | Α | 11.65 | 12.00 | 12.35 | | | <b>A</b> 1 | 16.00 | 16.50 | 17.00 | | | A2 | 0.00 | 0.35 | 0.60 | | | А3 | 12.85 | 13.35 | 13.85 | | | b | 1.15 | 1.20 | 1.25 | | | b1 | 0.59 | 0.64 | 0.69 | | | D | 33,50 | 33.80 | 34.10 | | | D1 | 4.40 | 4.50 | 4.60 | | | D2 | 27.95 | 28.10 | 28.25 | | | Е | 47.70 | 48.00 | 48.30 | | | E1 | 42,35 | 42,50 | 42.65 | | | E2 | 52.90 | 53.00 | 53.10 | | | E3 | 62,30 | 62,80 | 63,30 | | | E4 | 4.90 | 5.00 | 5.10 | | | Р | 2.20 | 2.30 | 2.40 | | TOP VIEW # GENERIC MARKING DIAGRAM\* RECOMMENDED MOUNTING PATTERN XXXXX = Specific Device Code AT = Assembly & Test Site Code YYWW = Year and Work Week Code microc \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON19723H | Electronic versions are uncontrolled except when accessed directly from the Document Re<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | PIM18 33.8x42.5 (PRESS FIT) | | PAGE 1 OF 1 | | onsemi and ONSeMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales