# MOSFET - Power, Dual N-Channel 100 V, 10.4 mΩ, 61 A NVMFD010N10MCL #### **Features** - Small Footprint (5x6 mm) for Compact Design - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses - AEC-Q101 Qualified and PPAP Capable - NVMFWD010N10MCL Wettable Flank Products - These Devices are Pb-Free, Halogen Free/BFR Free, Beryllium Free and are RoHS Compliant #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | | Symbol | Value | Unit | | |------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------|------------------|------|---| | Drain-to-Source Voltage | | | V <sub>DSS</sub> | 100 | ٧ | | Gate-to-Source Voltage | 9 | | V <sub>GS</sub> | ±20 | V | | Continuous Drain | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 61 | Α | | Current R <sub>θJC</sub> (Note 1) | Steady | T <sub>C</sub> = 100°C | | 43 | | | Power Dissipation | State | T <sub>C</sub> = 25°C | $P_{D}$ | 84 | W | | R <sub>θJC</sub> (Note 1) | | T <sub>C</sub> = 100°C | | 42 | | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 11.6 | Α | | Current R <sub>0JA</sub><br>(Notes 1, 2) | Steady | T <sub>A</sub> = 100°C | | 8.2 | | | Power Dissipation | State | T <sub>A</sub> = 25°C | $P_{D}$ | 3.1 | W | | R <sub>θJA</sub> (Notes 1, 2) | | T <sub>A</sub> = 100°C | | 1.5 | | | Pulsed Drain Current | $T_A = 25^{\circ}C, t_p = 10 \mu s$ | | I <sub>DM</sub> | 270 | Α | | Operating Junction and Storage Temperature Range | | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+175 | °C | | | Source Current (Body Diode) | | Is | 65 | Α | | | Single Pulse Drain-to-Source Avalanche Energy (I <sub>L(pk)</sub> = 3.3 A) | | E <sub>AS</sub> | 485 | mJ | | | Lead Temperature Soldering Reflow for Soldering Purposes (1/8" from case for 10 s) | | TL | 260 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # THERMAL RESISTANCE RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|-----------------|-------|------| | Junction-to-Case - Steady State (Note 1) | $R_{\theta JC}$ | 1.79 | °C/W | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 49 | | The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | | |----------------------|-------------------------|--------------------|--| | 100.1/ | 10.4 mΩ @ 10 V | 61 A | | | 100 V | 14.6 m $\Omega$ @ 4.5 V | бГА | | **DUAL N-CHANNEL** XXXXXX = Specific Device Code A = Assembly Location Y = Year W = Work Week ZZ = Lot Traceability #### **ORDERING INFORMATION** | Device | Package | Shipping† | |-----------------------------------------|-----------|----------------| | NVMFD010N10MCLT1G | DFN8 | 1500 / | | NVMFWD010N10MCLT1G<br>(Wettable Flanks) | (Pb-Free) | Tape &<br>Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. <sup>2.</sup> Surface-mounted on FR4 board using 1 in<sup>2</sup> pad size, 2 oz. Cu pad. # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise specified) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------|------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | • | | | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA | | 100 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> / | I <sub>D</sub> = 250 μA, ref to 25°C | | | 50.2 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | Vce = 0 V. | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | $V_{GS} = 0 \text{ V}, V_{DS} = 100 \text{ V}$ | T <sub>J</sub> = 125°C | | | 100 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS}$ | = 20 V | | | 100 | nA | | ON CHARACTERISTICS | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D$ | = 97 μΑ | 1 | | 3 | V | | Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | -5.6 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>D</sub> | = 17 A | | 8.7 | 10.4 | mΩ | | | | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> | <sub>)</sub> = 14 A | | 11.7 | 14.6 | 1 | | Forward Transconductance | 9FS | V <sub>DS</sub> = 10 V, I <sub>D</sub> | = 17 A | | 60 | | S | | CHARGES & CAPACITANCES | • | | | | • | | | | Input Capacitance | C <sub>ISS</sub> | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 50 V | | | 1800 | | pF | | Output Capacitance | Coss | | | | 700 | | 1 | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 9.5 | | 1 | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 50 V, I <sub>D</sub> = 14 A | | | 12 | | nC | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 26 | | 1 | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS}$ = 10 V, $V_{DS}$ = 50 V, $I_{D}$ = 17 A | | | 2.4 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | | | | 4.9 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 2.7 | | 1 | | Plateau Voltage | V <sub>GP</sub> | | | | 2.7 | | V | | SWITCHING CHARACTERISTICS (Note 3) | | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 11 | | ns | | Rise Time | t <sub>r</sub> | $V_{GS}$ = 10 V, $V_{DS}$ = 50 V,<br>$I_D$ = 17 A, $R_G$ = 6 $\Omega$ | | | 4.2 | | 1 | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | | 32 | | 1 | | Fall Time | t <sub>f</sub> | | | | 5.5 | | 1 | | DRAIN-SOURCE DIODE CHARACTERISTI | cs | | | | | | | | Forward Diode Voltage | $V_{SD}$ $V_{GS} = 0 V$ , $V_{J} = 25^{\circ}C$ | | T <sub>J</sub> = 25°C | | 0.85 | 1.3 | V | | | | I <sub>S</sub> = 17 A | T <sub>J</sub> = 125°C | | 0.74 | | 1 | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, } dI_{S}/dt = 100 \text{ A}/\mu\text{s,}$ $I_{S} = 9 \text{ A}$ | | | 40 | | ns | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 31 | | nC | | Charge Time | t <sub>a</sub> | | | | 19 | | ns | | Discharge Time | t <sub>b</sub> | | | | 21 | | nS | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 3. Switching characteristics are independent of operating junction temperatures #### **TYPICAL CHARACTERISTICS** Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 5. On–Resistance Variation with Temperature Figure 2. Transfer Characteristics Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 6. Drain-to-Source Leakage Current vs. Voltage #### **TYPICAL CHARACTERISTICS** Figure 7. Capacitance Variation Figure 8. Gate-to-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Drain Current vs. Time in Avalanche # **TYPICAL CHARACTERISTICS** Figure 13. Transient Thermal Impedance ## PACKAGE DIMENSIONS # DFN8 5x6, 1.27P Dual Flag (SO8FL-Dual) CASE 506BT ISSUE E #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM THE TERMINAL TIP. 4. PROFILE TOLERANCE APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. 5. DIMENSIONS D1 AND 61 DO NOT INCLUDE MOLD FLASH, DEOTILISIONS OD GATE BURDS. - PROTRUSIONS, OR GATE BURRS. SEATING PLANE IS DEFINED BY THE TERMINALS. A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. A VISUAL INDICATOR FOR PIN 1 MUST BE LOCATED IN THIS AREA. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN | MAX | MAX | | | Α | 0.90 | | 1.10 | | | A1 | | | 0.05 | | | b | 0.33 | 0.42 | 0.51 | | | b1 | 0.33 | 0.42 | 0.51 | | | С | 0.20 | | 0.33 | | | D | | 5.15 BSC | | | | D1 | 4.70 | 4.90 | 5.10 | | | D2 | 3.90 | 4.10 | 4.30 | | | D3 | 1.50 | 1.70 | 1.90 | | | E | 6.15 BSC | | | | | E1 | 5.70 | 5.90 | 6.10 | | | E2 | 3.90 | 4.15 | 4.40 | | | е | 1.27 BSC | | | | | G | 0.45 | 0.55 | 0.65 | | | h | | | 12 ° | | | K | 0.51 | | | | | K1 | 0.56 | | | | | L | 0.48 | 0.61 | 0.71 | | | М | 3.25 | 3.50 | 3.75 | | | N | 1.80 | 2.00 | 2.20 | | | N | 1.80 | 2.00 | 2.20 | | <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer pu #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative