# **MOSFET** – Power Trench, N-Channel, Shielded Gate

# 80 V, 166 A, 2.7 m $\Omega$

# **General Description**

This N-Channel MV MOSFET is produced using ON Semiconductor's advanced PowerTrench process that incorporates Shielded Gate technology. This process has been optimized to minimize on-state resistance and yet maintain superior switching performance with best in class soft body diode.

#### **Features**

- Shielded Gate MOSFET Technology
- Max  $R_{DS(on)} = 2.7 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 68 \text{ A}$
- Max  $R_{DS(on)} = 8 \text{ m}\Omega$  at  $V_{GS} = 6 \text{ V}$ ,  $I_D = 34 \text{ A}$
- 50% Lower Qrr than Other MOSFET Suppliers
- Lowers Switching Noise/EMI
- MSL1 Robust Package Design
- 100% UIL Tested
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

# **Applications**

- Primary DC-DC MOSFET
- Synchronous Rectifier in DC-DC and AC-DC
- Motor Drive
- Solar

# **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                            | Parameter                                                                      | Value                   | Unit |
|-----------------------------------|--------------------------------------------------------------------------------|-------------------------|------|
| V <sub>DS</sub>                   | Drain to Source Voltage                                                        | 80                      | V    |
| V <sub>GS</sub>                   | Gate to Source Voltage                                                         | ±20                     | V    |
| Ι <sub>D</sub>                    |                                                                                | 166<br>105<br>24<br>823 | Α    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 3)                                         | 600                     | mJ   |
| P <sub>D</sub>                    | Power Dissipation:<br>T <sub>C</sub> = 25°C<br>T <sub>A</sub> = 25°C (Note 1a) | 138<br>2.7              | W    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range                            | -55 to +150             | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1



# ON Semiconductor®

#### www.onsemi.com

| V <sub>DS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|-----------------|-------------------------|--------------------|
| 80 V            | 2.7 m $\Omega$ @ 10 V   | 166 A              |
|                 | 8 mΩ @ 6 V              |                    |



# **N-CHANNEL MOSFET**



Power 56 (PQFN8) CASE 483AF

#### **MARKING DIAGRAM**



\$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code NTMFS08N2D5C = Specific Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 3 of this data sheet.

# THERMAL CHARACTERISTICS

| Symbol         | Parameter                                         | Value | Unit |
|----------------|---------------------------------------------------|-------|------|
| $R_{	heta JC}$ | Thermal Resistance, Junction to Case              | 0.9   | °C/W |
| $R_{	heta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 45    |      |

# **ELECTRICAL CHARACTERISTICS** (T<sub>.I</sub> = 25°C unless otherwise noted)

| Symbol                           | Parameter                                                   | Test Condition                                                                  | Min | Тур  | Max  | Unit  |
|----------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|-----|------|------|-------|
| FF CHARA                         | ACTERISTICS                                                 | •                                                                               | •   |      | -    |       |
| BV <sub>DSS</sub>                | Drain to Source Breakdown Voltage                           | $I_D = 250 \mu A, V_{GS} = 0 V$                                                 | 80  |      |      | V     |
| $\Delta BV_{DSS} / \Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient                | I <sub>D</sub> = 250 μA, referenced to 25°C                                     |     | 62   |      | mV/°C |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 64 V, V <sub>GS</sub> = 0 V                                   |     |      | 1    | μΑ    |
| I <sub>GSS</sub>                 | Gate to Source Leakage Current                              | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V                                  |     |      | 100  | nA    |
| N CHARA                          | CTERISTICS                                                  |                                                                                 |     |      |      |       |
| V <sub>GS(th)</sub>              | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 380 \mu A$                                              | 2.0 | 2.9  | 4.0  | V     |
| $\Delta V_{GS(th)} / \Delta T_J$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 380 μA, referenced to 25°C                                     |     | -8.3 |      | mV/°C |
| r <sub>DS(on)</sub>              | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 68 A                                   |     | 2.2  | 2.7  | mΩ    |
|                                  |                                                             | V <sub>GS</sub> = 6 V, I <sub>D</sub> = 34 A                                    |     | 3.3  | 8    |       |
|                                  |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 68 A, T <sub>J</sub> = 125°C           |     | 3.7  | 5.4  |       |
| 9FS                              | Forward Transconductance                                    | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 68 A                                    |     | 148  |      | S     |
| YNAMIC C                         | HARACTERISTICS                                              | •                                                                               |     |      |      |       |
| C <sub>iss</sub>                 | Input Capacitance                                           | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V, f = 1 MHz                        |     | 4455 | 7500 | pF    |
| C <sub>oss</sub>                 | Output Capacitance                                          |                                                                                 |     | 1480 | 2485 | pF    |
| C <sub>rss</sub>                 | Reverse Transfer Capacitance                                |                                                                                 |     | 59   | 105  | pF    |
| $R_g$                            | Gate Resistance                                             |                                                                                 |     | 0.8  | 1.6  | Ω     |
| WITCHING                         | CHARACTERISTICS                                             |                                                                                 |     |      |      |       |
| t <sub>d(on)</sub>               | Turn-On Delay Time                                          | $V_{DD} = 40 \text{ V}, I_D = 68 \text{ A}, V_{GS} = 10 \text{ V},$             |     | 21   | 34   | ns    |
| t <sub>r</sub>                   | Rise Time                                                   | $R_{GEN} = 6 \Omega$                                                            |     | 11   | 20   | ns    |
| t <sub>d(off)</sub>              | Turn-Off Delay Time                                         |                                                                                 |     | 29   | 47   | ns    |
| t <sub>f</sub>                   | Fall Time                                                   |                                                                                 |     | 7    | 13   | ns    |
| Qg                               | Total Gate Charge                                           | V <sub>GS</sub> = 0 V to 10 V, V <sub>DD</sub> = 40 V,<br>I <sub>D</sub> = 68 A |     | 60   | 100  | nC    |
|                                  |                                                             | $V_{GS}$ = 0 V to 6 V, $V_{DD}$ = 40 V, $I_D$ = 68 A                            |     | 38   | 65   | nC    |
| Q <sub>gs</sub>                  | Gate to Source Charge                                       | V <sub>DD</sub> = 40 V, I <sub>D</sub> = 68 A                                   |     | 19   |      | nC    |
| Q <sub>gd</sub>                  | Gate to Drain "Miller" Charge                               | V <sub>DD</sub> = 40 V, I <sub>D</sub> = 68 A                                   |     | 12   |      | nC    |
| Q <sub>oss</sub>                 | Output Charge                                               | V <sub>DD</sub> = 40 V, V <sub>GS</sub> = 0 V                                   |     | 84   |      | nC    |
| Q <sub>sync</sub>                | Total Gate Charge Sync                                      | V <sub>DS</sub> = 0 V, I <sub>D</sub> = 68 A                                    |     | 51   |      | nC    |

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Symbol          | Parameter                             | Test Condition                                         | Min | Тур | Max | Unit |  |
|-----------------|---------------------------------------|--------------------------------------------------------|-----|-----|-----|------|--|
| DRAIN-SOU       | PRAIN-SOURCE DIODE CHARACTERISTICS    |                                                        |     |     |     |      |  |
| $V_{SD}$        | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.2 A (Note 2) |     | 0.7 | 1.2 | V    |  |
|                 |                                       | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 68 A (Note 2)  |     | 0.8 | 1.3 | 1    |  |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 34 A, di/dt = 300 A/μs                |     | 30  | 48  | ns   |  |
| Q <sub>rr</sub> | Reverse Recovery Charge               |                                                        |     | 55  | 88  | nC   |  |
| t <sub>rr</sub> | Reverse Recovery Time                 | I <sub>F</sub> = 34 A, di/dt = 1000 A/μs               |     | 24  | 39  | ns   |  |
| Q <sub>rr</sub> | Reverse Recovery Charge               |                                                        |     | 139 | 222 | nC   |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 × 1.5 in. board of FR-4 material.  $R_{\theta CA}$  is determined by the user's board design.

#### NOTES:



a) 45°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



b) 115°C/W when mounted on a minimum pad of 2 oz copper.

- 2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3. E<sub>AS</sub> of 600 mJ is based on starting T<sub>J</sub> = 25°C; N-ch: L = 3 mH, I<sub>AS</sub> = 20 A, V<sub>DD</sub> = 80 V, V<sub>GS</sub> = 10 V. 100% test at L = 0.1 mH, I<sub>AS</sub> = 63 A. 4. Pulsed ld please refer to Figure 11 SOA graph for more details.
- 5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.

# **ORDERING INFORMATION**

| Device       | Marking      | Package                                      | Reel Size | Tape Width | Quantity |
|--------------|--------------|----------------------------------------------|-----------|------------|----------|
| NTMFS08N2D5C | NTMFS08N2D5C | Power 56 (PQFN8)<br>(Pb-Free / Halogen Free) | 13″       | 12 mm      | 3000     |

# **TYPICAL CHARACTERISTICS**

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 1. On Region Characteristics



Figure 3. Normalized On-Resistance vs. Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

# **TYPICAL CHARACTERISTICS**

 $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ 



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs. Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

# **TYPICAL CHARACTERISTICS**

(T<sub>J</sub> = 25°C unless otherwise noted)



Figure 13. Junction-to-Case Transient Thermal Response Curve

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.



# **PQFN8 5X6, 1.27P** CASE 483AF **ISSUE A**

**DATE 06 JUL 2021** 

NOTES: UNLESS OTHERWISE SPECIFIED

- A) PACKAGE STANDARD REFERENCE: JEDEC MO-240, ISSUE A, VAR. AA,
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM.
- D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009.
- IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA.



KEEP OUT

**AREA** 

(6.61)

(0.61) 8X



(1.14)

(3.49)

4X (1.27)

(4.63)

SEE DETAIL A

| SIDE VIEW |                                 |
|-----------|---------------------------------|
| Z 4X      | 0.10(M) C A B 0.05(M) C -b (8X) |

**BOTTOM VIEW** 

TOP VIEW

LAND PATTERN RECOMMENDATION

(5.10)

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON13656G      | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PQFN8 5X6, 1.27P |                                                                                                                                                                              | PAGE 1 OF 1 |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales