# onsemi

# P-Channel Logic Level Enhancement Mode Field Effect Transistor

# NDS352AP

#### **General Description**

These P –Channel logic level enhancement mode power field effect transistors are produced using **onsemi**'s proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on– state resistance. These devices are particularly suited for low voltage applications such as notebook computer power management, portable electronics, and other battery powered circuits where fast high–side switching, and low in– line power loss are needed in a very small outline surface mount package.

#### Features

- -0.9 A, -30 V
  - $R_{DS(on)} = 0.5 \Omega @ V_{GS} = -4.5 V$
  - $R_{DS(on)} = 0.3 \Omega @ V_{GS} = -10 V$
- Industry Standard Outline SOT-23 Surface Mount Package Using Proprietary SUPERSOT<sup>™</sup> -3 Design for Superior Thermal and Electrical Capabilities
- High Density Cell Design for Extremely Low R<sub>DS(on)</sub>
- Exceptional On-Resistance and Maximum DC Current Capability
- This is a Pb–Free Device



SOT-23/SUPERSOT-23, 3 LEAD, 1.4x2.9 CASE 527AG

#### MARKING DIAGRAM



M = Date Code



**P-Channel MOSFET** 

#### **ORDERING INFORMATION**

| Device   | Package                  | Shipping <sup>†</sup> |
|----------|--------------------------|-----------------------|
| NDS352AP | SOT-23-3/<br>SUPERSOT-23 | 3000 /<br>Tape & Reel |
|          | (Pb-Free)                |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25^{\circ}C$ unless otherwise noted.

| Symbol                            | Parameter                                    | Ratings     | Unit |
|-----------------------------------|----------------------------------------------|-------------|------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                         | -30         | V    |
| $V_{GSS}$                         | Gate-Source Voltage - Continuous             | ±20         | V    |
| I <sub>D</sub>                    | Maximum Drain Current – Continuous (Note 1a) | ±0.9        | А    |
|                                   | Maximum Drain Current – Pulsed               | ±10         |      |
| PD                                | Maximum Power Dissipation (Note 1a)          | 0.5         | W    |
|                                   | Maximum Power Dissipation (Note 1b)          | 0.46        |      |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range      | –55 to +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol          | Parameter                                         | Ratings | Unit |
|-----------------|---------------------------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a) | 250     | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case (Note 1)     | 75      | °C/W |

1.  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.

$$\mathsf{P}_\mathsf{D}(\mathsf{t}) = \frac{\mathsf{T}_\mathsf{J} - \mathsf{T}_\mathsf{A}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}(\mathsf{t})} = \frac{\mathsf{T}_\mathsf{J} - \mathsf{T}_\mathsf{A}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{C}} + \mathsf{R}_{\mathsf{\theta}\mathsf{C}\mathsf{A}}(\mathsf{t})} = \mathsf{I}^2_\mathsf{D}(\mathsf{t}) \times \mathsf{R}_{\mathsf{D}\mathsf{S}(\mathsf{ON}) \circledast \mathsf{T}_\mathsf{J}}$$

Typical  $R_{\theta JA}$  using the board layouts shown below on 4.5"x 5" FR-4 PCB in a still air environment:

a) 250°C/W when mounted on a 0.02  $\mbox{in}^2$  pad of 2oz copper.



b) 270°C/W when mounted on a 0.001 in  $^2$  pad of 20z copper.

## **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ unless otherwise noted.

| Symbol                                        | Parameter                         | Test Conditions                                                        | Min  | Тур  | Max  | Unit |  |
|-----------------------------------------------|-----------------------------------|------------------------------------------------------------------------|------|------|------|------|--|
| OFF CHAF                                      | ACTERISTICS                       | · · · ·                                                                |      |      |      |      |  |
| BV <sub>DSS</sub>                             | Drain-Source Breakdown Voltage    | $V_{GS} = 0 \text{ V}, \text{ I}_{D} = -250 \mu\text{A}$               | -30  | -    | -    | V    |  |
| I <sub>DSS</sub>                              | Zero Gate Voltage Drain Current   | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$                         | _    | -    | -1   | μΑ   |  |
|                                               |                                   | $V_{DS}$ = -24 V, $V_{GS}$ = 0 V, $T_{J}$ = 125°C                      | _    | -    | -10  | 1    |  |
| I <sub>GSSF</sub>                             | Gate–Body Leakage, Forward        | $V_{GS} = -20 \text{ V}, V_{DS} = 0 \text{ V}$                         | _    | -    | -100 | nA   |  |
| I <sub>GSSR</sub>                             | Gate–Body Leakage, Reverse        | $V_{GS}$ = 20 V, $V_{DS}$ = 0 V                                        | _    | -    | 100  | nA   |  |
| ON CHAR                                       | ACTERISTICS (Note 2)              |                                                                        |      |      |      | -    |  |
| V <sub>GS(th)</sub>                           | Gate Threshold Voltage            | $V_{DS} = V_{GS}, I_D = -250 \ \mu A$                                  | -0.8 | -1.7 | -2.5 | V    |  |
|                                               |                                   | $V_{DS} = V_{GS}, I_D = -250 \ \mu\text{A}, T_J = 125^{\circ}\text{C}$ | -0.5 | -1.4 | -2.2 |      |  |
| R <sub>DS(on)</sub>                           | Static Drain-Source On-Resistance | $V_{GS}$ = -4.5 V, I <sub>D</sub> = -0.9 A                             | -    | 0.45 | 0.5  | Ω    |  |
|                                               |                                   | $V_{GS}$ = –4.5 V, $I_D$ = –0.9 A, $T_J$ = 125°C                       | -    | 0.65 | 0.7  | 1    |  |
|                                               |                                   | $V_{GS} = -10 \text{ V}, \text{ I}_{D} = -1 \text{ A}$                 | _    | 0.25 | 0.3  |      |  |
| I <sub>D(on)</sub>                            | On-State Drain Current            | $V_{GS}$ = –4.5 V, $V_{DS}$ = –5 V                                     | -2   | -    | -    | A    |  |
| <b>9</b> FS                                   | Forward Transconductance          | $V_{DS} = -5 \text{ V}, \text{ I}_{D} = -0.9 \text{ A}$                | -    | 1.9  | -    | S    |  |
| OYNAMIC                                       | CHARACTERISTICS                   |                                                                        |      |      |      |      |  |
| C <sub>iss</sub>                              | Input Capacitance                 | $V_{DS} = -15$ V, $V_{GS} = 0$ V, f = 1.0 MHz                          | -    | 135  | -    | pF   |  |
| C <sub>oss</sub>                              | Output Capacitance                | 1                                                                      | -    | 88   | -    | pF   |  |
| C <sub>rss</sub> Reverse Transfer Capacitance |                                   | ] [                                                                    | -    | 40   | -    | pF   |  |
| WITCHIN                                       | G CHARACTERISTICS (Note 2)        |                                                                        |      |      |      |      |  |
| t <sub>d(on)</sub>                            | Turn–On Delay Time                | $V_{DD} = -6 V, I_D = -1 A,$                                           | -    | 5    | 10   | ns   |  |
| t <sub>r</sub>                                | Turn–On Rise Time                 | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 6 $\Omega$                              | -    | 17   | 30   | ns   |  |
| t <sub>d(off)</sub>                           | Turn–Off Delay Time               | ] [                                                                    | -    | 35   | 70   | ns   |  |
| t <sub>f</sub>                                | Turn–Off Fall Time                | ] [                                                                    | -    | 30   | 60   | ns   |  |
| t <sub>d(on)</sub>                            | Turn–On Delay Time                | $V_{DD} = -10 \text{ V}, \text{ I}_{D} = -1 \text{ A},$                | -    | 8    | 15   | ns   |  |
| t <sub>r</sub>                                | Turn–On Rise Time                 | $V_{GS}$ = –10 V, $R_{GEN}$ = 50 $\Omega$                              | -    | 16   | 30   | ns   |  |
| t <sub>d(off)</sub>                           | Turn–Off Delay Time               | ] [                                                                    | -    | 35   | 90   | ns   |  |
| t <sub>f</sub>                                | Turn–Off Fall Time                | ] [                                                                    | _    | 30   | 90   | ns   |  |
| Qg                                            | Total Gate Charge                 | $V_{DS} = -10$ V, $I_D = -0.9$ A, $V_{GS} = -4.5$ V                    | _    | 2    | 3    | nC   |  |
| Q <sub>gs</sub>                               | Gate-Source Charge                | $V_{GS} = -4.5 V$                                                      | -    | 0.5  | -    | nC   |  |
| Q <sub>gd</sub>                               | Gate-Drain Charge                 | 1 1                                                                    | _    | 1    | _    | nC   |  |

| ۱ <sub>S</sub>  | Maximum Continuous Source Current                                            |   | _    | -0.42 | А |
|-----------------|------------------------------------------------------------------------------|---|------|-------|---|
| I <sub>SM</sub> | Maximum Pulsed Drain-Source Diode Forward Current                            |   | -    | -10   | Α |
| V <sub>SD</sub> | Drain–Source Diode Forward Voltage $V_{GS} = 0 V$ , $I_S = -0.42 A$ (Note 2) | - | -0.8 | -1.2  | V |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2.0%.

#### **TYPICAL ELECTRICAL CHARACTERISTICS**



#### TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 7. Breakdown Voltage Variation with Temperature



-V<sub>DS</sub>, Drain-Source Voltage (V)

Figure 9. Capacitance Characteristics



Figure 11. Switching Test Circuit



Figure 8. Body Diode Forward Voltage Variation with Source Current and Temperature



Figure 10. Gate Charge Characteristics



Figure 12. Switching Waveforms

#### TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 13. Transconductance Variation with Drain Current and Temperature



Figure 14. Maximum Safe Operating Area



Figure 15. SUPERSOT-3 Maximum Steady-State Power Dissipation vs. Copper Mounting Pad Area



Figure 16. Maximum Steady–State Drain Current vs. Copper Mounting Pad Area



NOTE: Characterization performed using the conditions described in note 1b. Transient thermal response will change depending on the circuit board design.

SUPERSOT is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

NDS352AP



#### SOT-23/SUPERSOT <sup>™</sup> -23, 3 LEAD, 1.4x2.9 CASE 527AG

ISSUE A

#### DATE 09 DEC 2019



SEE DETAIL A

 DIMENSIONING AND TOLERANCING PE ASME Y14.5M, 2009.
ALL DIMENSIONS ARE IN MILLIMETERS 3



D

| 5. | ALL DIMENSIONS ARE IN MILLIMETERS.<br>DIMENSIONS ARE EXCLUSIVE OF BURRS,<br>MOLD FLASH AND TIE BAR EXTRUSIONS. |                      |       |  |  |  |  |  |
|----|----------------------------------------------------------------------------------------------------------------|----------------------|-------|--|--|--|--|--|
|    | DIM                                                                                                            | MIN. NOM. MAX.       |       |  |  |  |  |  |
|    | А                                                                                                              | 0.85                 | 1.12  |  |  |  |  |  |
|    | A1                                                                                                             | 0.00                 | 0.10  |  |  |  |  |  |
|    | b                                                                                                              | 0.370                | 0.508 |  |  |  |  |  |
|    | с                                                                                                              | 0.085                | 0.180 |  |  |  |  |  |
|    | D                                                                                                              | 2.80                 | 3.04  |  |  |  |  |  |
|    | Е                                                                                                              | 2.31                 | 2.71  |  |  |  |  |  |
|    | E1                                                                                                             | 1.20                 | 1.52  |  |  |  |  |  |
|    | е                                                                                                              | 0.95 BSC<br>1.90 BSC |       |  |  |  |  |  |
|    | e1                                                                                                             |                      |       |  |  |  |  |  |
|    | L                                                                                                              | 0.33 0.38 0.43       |       |  |  |  |  |  |







LAND PATTERN RECOMMENDATION\* \*FOR ADDITIONAL INFORMATION ON OUR Pb-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

#### GENERIC **MARKING DIAGRAM\***

| MARKING DIAGRAM*<br>XXX = Speci<br>M = Mont<br>• = Pb-F<br>(Note: Microdot may |                       | de<br>Package                                                                                                                                                                     | *This information is generic. Please refer to<br>device data sheet for actual part marking.<br>Pb-Free indicator, "G" or microdot "•", may<br>or may not be present. Some products may<br>not follow the Generic Marking. |             |
|--------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DOCUMENT NUMBER: 98AON34319E                                                   |                       | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                                                                                                                                                                                                                           |             |
| DESCRIPTION:                                                                   | SOT-23/SUPERSOT-23, 3 | LEAD, 1.4X2.9                                                                                                                                                                     |                                                                                                                                                                                                                           | PAGE 1 OF 1 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes, LLC doa onsemi on its subsidiaries in the Onited States and/of other countries. Onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the subsidiaries in subsidiaries in the Onited States and/of other countries. Onsemi makes have a new products and/of other countries. The one of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation. special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>