# **Voltage Regulator -Sequenced Linear, Dual** The NCV8509 Series are dual voltage regulators whose output voltages power up in such a manner as to protect the integrity of modern day microcontroller I/O and ESD input structures. Newer generation microcontrollers require two power supplies. One voltage is used for powering the core, while the other powers the I/O. #### **Features** - Power-Up Sequence - Output Voltage Options: - ◆ V<sub>OUT1</sub> 5 V (±2%) 115 mA, V<sub>OUT2</sub> 2.6 V (2%) 100 mA - ◆ V<sub>OUT1</sub> 5 V (±2%) 115 mA, V<sub>OUT2</sub> 2.5 V (2%) 100 mA - ◆ V<sub>OUT1</sub> 3.3 V (±2%) 115 mA, V<sub>OUT2</sub> 1.8 V (2%) 100 mA - Low 175 µA Quiescent Current - Power Shunt - Programmable RESET Time - Dual Drive RESET Valid - Programmable SLEW Rate Control - Thermal Shutdown - 16 Lead SOW Exposed Pad - NCV Prefix, for Automotive and Other Applications Requiring Site and Change Control - AEC Qualified - PPAP Capable - These are Pb-Free Devices ### **Typical Applications** - Automotive Powertrain - Telematics Figure 1. Application Diagram 1 # ON Semiconductor® http://onsemi.com **SOIC 16 LEAD WIDE BODY EXPOSED PAD PDW SUFFIX** CASE 751AG #### **MARKING DIAGRAM** Voltage Ratings as Indicated 26 = 5 V/2.6 V25 = 5 V/2.5 V18 = 3.3 V/1.8 V = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Device # **PIN CONNECTIONS** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 17 of this data sheet. #### **MAXIMUM RATINGS** | Ra | Value | Unit | | |---------------------------------------------------------------|------------------------------------------------------------------------|-------------------|--------------| | V <sub>IN1</sub> (dc) | | -0.3 to 50 | V | | V <sub>IN1</sub> Peak Transient Voltage | | 50 | V | | V <sub>IN2</sub> (dc) | | 50 | V | | V <sub>IN2</sub> (Current out of pin) | | 10 | mA | | Operating Voltage | | 50 | V | | Input Voltage Range (SLEW, RESET, Delay) | | -0.3 to 10 | V | | V <sub>OUT1</sub> | | 10 | ٧ | | V <sub>OUT2</sub> | | 10 | ٧ | | Electrostatic Discharge (Human Body Model)<br>(Machine Model) | | 4.0<br>400 | kV<br>V | | Package Thermal Resistance, SOW-16 E Pad: | Junction–to–Case, $R_{\theta JC}$ Junction–to–Ambient, $R_{\theta JA}$ | 16<br>57 | °C/W<br>°C/W | | Lead Temperature Soldering: | Reflow: (SMD styles only) (Note 1) | 240 peak (Note 2) | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. **ELECTRICAL CHARACTERISTICS** (6.0 V < $V_{IN1}$ < 18 V, $I_{VOUT1}$ = 5.0 mA, $I_{VOUT2}$ = 5.0 mA, -40 °C < $T_J$ < 125 °C, $C_{VOUT1}$ = $C_{VOUT2}$ = 10 $\mu$ F; unless otherwise noted.) | Characteristic | Test Conditions | Min Typ | | Max | Unit | |----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------|-------------------------|-------------| | V <sub>OUT1</sub> | | | | | | | Output Voltage<br>5 V Option<br>3.3 V Option | 1.0 mA < I <sub>VOUT1</sub> < 100 mA<br>1.0 mA < I <sub>VOUT1</sub> < 100 mA | 4.9<br>3.234 | 5.0<br>3.3 | 5.1<br>3.366 | V<br>V | | Dropout Voltage (V <sub>IN1</sub> – V <sub>OUT1</sub> ) | $I_{OUT} = 100 \text{ mA}$ $I_{OUT} = 100 \text{ \muA}$ | -<br>- | 400<br>100 | 600<br>200 | mV<br>mV | | Load Regulation | 1.0 mA < I <sub>VOUT1</sub> < 100 mA | _ | 10 | 50 | mV | | Line Regulation | 6.0 V < V <sub>IN1</sub> < 18 V | - | 10 | 50 | mV | | Current Limit | $V_{OUT1} = V_{OUT1}$ (typ) – 500 mV<br>$V_{OUT1} = 0$ V | 115<br>- | 305<br>105 | 610<br>300 | mA<br>mA | | V <sub>OUT2</sub> | | | | | | | Output Voltage<br>2.6 V Option<br>2.5 V Option<br>1.8 V Option | 1.0 mA < I <sub>VOUT2</sub> < 100 mA<br>1.0 mA < I <sub>VOUT2</sub> < 100 mA<br>1.0 mA < I <sub>VOUT2</sub> < 100 mA | 2.548<br>2.450<br>1.764 | 2.6<br>2.5<br>1.8 | 2.652<br>2.550<br>1.836 | V<br>V<br>V | | Load Regulation | 1.0 mA < I <sub>VOUT2</sub> < 100 mA | _ | 5.0 | 50 | mV | | Line Regulation | 6.0 V < V <sub>IN1</sub> = V <sub>IN2</sub> < 18 V | - | 10 | 50 | mV | | Current Limit | $V_{OUT2} = V_{OUT2}$ (typ) – 500 mV<br>$V_{OUT2} = 0$ V | 105<br>- | 305<br>105 | 610<br>300 | mA<br>mA | | General | | | | | | | Quiescent Current | $I_{OUT1} = I_{OUT2} = 100 \mu A, V_{IN1} = 12 V$<br>$I_{OUT1} = I_{OUT2} = 50 mA, V_{IN1} = 14 V$ | | 125<br>5.0 | 175<br>10 | μA<br>mA | | Thermal Shutdown (Note 3) | (Guaranteed by Design) | 150 | 180 | 210 | °C | <sup>3.</sup> Both outputs will turn off. <sup>1. 60</sup> second maximum above 183°C. <sup>2.</sup> $-5^{\circ}$ C/ $+0^{\circ}$ C allowable conditions. $\textbf{ELECTRICAL CHARACTERISTICS (continued)} \ (6.0 \ V < V_{IN1} < 18 \ V, \ I_{VOUT1} = 5.0 \ mA, \ I_{VOUT2} = 5.0 \ mA, \ -40 ^{\circ}C < T_{J} < 125 ^{\circ}C, \ I_{VOUT2} = 5.0 \ mA, 5.0$ $C_{VOUT1}$ = $C_{VOUT2}$ = 10 $\mu$ F; unless otherwise noted.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------------------|-------------------------------------------------------------------------------|----------|--------------|------------------------------------------------------|------------| | SLEW | | | | | | | SLEW Charging Current | SLEW = 1.0 V | 4.0 | 6.0 | 8.0 | μΑ | | V <sub>OUT1</sub> SLEW Rate (Note 4) | C <sub>SLEW</sub> = 33 nF | | | | | | 5 V Option | | - | 710 | _ | V/s | | 3.3 V Option | | - | 469 | - | V/s | | V <sub>OUT2</sub> SLEW Rate | C <sub>SLEW</sub> = 33 nF | | | | | | 2.6 V Option | | _ | 370 | _ | V/s | | 2.5 V Option<br>1.8 V Option | | _ | 355<br>256 | _ | V/s<br>V/s | | | (Coo Figure FO) | 1.5 | | - 0.1 | V/S | | SLEW Control Threshold | (See Figure 53) | 1.5 | 1.8 | 2.1 | V | | RESET | 1 | | | 1 | | | RESET Threshold Increasing (Note 5) | - | 94.5 | 96.5 | 98.5 | % | | RESET Threshold Decreasing | - | | | 1510 | | | 5 V Option | | 4.5 | 4.73 | 0.965 × V <sub>OUT</sub> | V | | 3.3 V Option | | 2.97 | 3.12 | 0.965 × V <sub>OUT</sub> | V | | 2.6 V Option | | 2.34 | 2.46 | 0.965 × V <sub>OUT</sub> | V | | 2.5 V Option | | 2.25 | 2.36<br>1.70 | 0.965 × V <sub>OUT</sub><br>0.965 × V <sub>OUT</sub> | V<br>V | | 1.8 V Option | | 1.62 | | | | | RESET Output Low | I <sub>RESET</sub> = 1.0 mA | Y = _ | 0.1 | 0.4 | V | | RESET Output Peak | Power Down (See Figure 41) | 400 | 0.6 | 1.0 | V | | RESET Threshold Hysteresis | NVIE | 0 | 7/1 | 450 | ., | | 5 V Option | WIE, On, | 50<br>33 | 100 | 150 | mV<br>m\/ | | 3.3 V Option<br>2.6 V Option | Why. 10's | 26 | 66<br>52 | 99<br>78 | mV<br>mV | | 2.5 V Option | (0, (1, 2, 1) | 25 | 50 | 75<br>75 | mV | | 1.8 V Option | JOE TROCOR | 18 | 36 | 54 | mV | | Delay | ON IE | | | | | | Delay Switching Threshold | 40 CO-1/1 | 1.125 | 1.5 | 1.875 | V | | Delay Charge Current | Delay = 1.0 V | 4.0 | 6.0 | 8.0 | μΑ | | Delay Saturation Voltage | V <sub>OUT1</sub> Out of Regulation | - | - | 0.1 | V | | Delay Discharge Current | Delay = 5.0 V V <sub>OUT1</sub> out of Regulation | 10 | - | _ | mA | | Output Tracking | PR | | | | | | Delta 1 [V <sub>OUT1</sub> - V <sub>OUT2</sub> ] | 2/ | | | | | | 5 V Option | $C_{OUT1} = C_{OUT2}$ , $I_{OUT1} = I_{OUT2}$ | - | - | 3.2 | V | | 3.3 V Option | C <sub>OUT1</sub> = C <sub>OUT2</sub> , I <sub>OUT1</sub> = I <sub>OUT2</sub> | - | _ | 2.8 | V | | Delta 2 [V <sub>OUT2</sub> – V <sub>OUT1</sub> ] | $C_{OUT1} = C_{OUT2}$ , $I_{OUT1} = I_{OUT2}$ | - | _ | 100 | mV | | Power Shunt | | _ | | | | | Shunt Voltage 1 (V <sub>IN2</sub> ) | $V_{IN1}$ = 6.0 V, $I_{OUT2}$ = 100 mA, No $R_{EX}$ | 3.3 | - | 4.6 | ٧ | | Shunt Voltage 2 (V <sub>IN2</sub> ) | $V_{IN1}$ = 12 V, 1.0 mA < $I_{OUT2}$ < 100 mA, No $R_{EX}$ | 3.25 | 4.5 | 5.75 | V | <sup>4.</sup> Not a tested parameter. 5. RESET signal sensitive to V<sub>OUT1</sub> and V<sub>OUT2</sub>. # **PIN DESCRIPTION** | Pin No. | Symbol | Description | |-----------------------|-------------------|-----------------------------------------------------------------------------| | 1 | SLEW | Control for output rise time during power up. Requires capacitor to ground. | | 2 | Delay | Timing capacitor for RESET function. | | 3 | GND | Ground. | | 4, 5, 7–9, 11, 14, 16 | NC | No connection. | | 6 | RESET | Active reset (accurate to V <sub>OUT</sub> > 1.0 V). | | 10 | V <sub>OUT2</sub> | 100 mA output (±2% output voltage) for powering microprocessor core. | | 12 | V <sub>IN2</sub> | Input voltage for V <sub>OUT2</sub> . | | 13 | V <sub>IN1</sub> | Input voltage for V <sub>OUT1</sub> , and internal circuitry. | | 15 | V <sub>OUT1</sub> | 100 mA output (±2% output voltage) for powering microprocessor I/O. | Figure 2. Block Diagram 3.37 3.36 3.35 3.34 3.33 3.32 Voltage (V) 3.31 3.30 3.29 3.28 3.27 3.26 $I_{VOUT1} = 5 \text{ mA}$ $I_{VOUT2} = 5 \text{ mA}$ 3.25 3.24 3.23 40 -20 40 60 80 100 120 140 0 20 Temperature (°C) Figure 3. 2.6 V Output Voltage Figure 4. 3.3 V Output Voltage Figure 5. 2.5 V Output Voltage Figure 6. 1.8 V Output Voltage Figure 7. 5.0 V Output Voltage Figure 8. $V_{\rm IN2}$ versus $V_{\rm IN1}$ 4.0 3.5 3.0 2.5 2.0 1.5 1.5 1.0 0.5 125°C 25°C 40°C 0 0 2 5 6 9 10 V<sub>IN1</sub> (V) Figure 15. V<sub>OUT1</sub> (5 V) versus V<sub>IN1</sub> Figure 16. $V_{OUT1}$ (3.3 V) versus $V_{IN1}$ Figure 18. $V_{OUT2}$ (2.5 V) versus $V_{IN1}$ Figure 19. $V_{OUT2}$ (1.8 V) versus $V_{IN1}$ TIME (mS) C<sub>Delay</sub> (nF) Figure 20. Reset Delay Time versus Temperature Figure 21. Reset Delay Time versus $\mathbf{C}_{\mathsf{Delay}}$ Figure 22. Slew Rate versus C<sub>Slew</sub> Figure 23. Slew Rate versus C<sub>Slew</sub> Figure 24. V<sub>OUT1</sub> Dropout Voltage Figure 25. Quiescent Current vs. V<sub>IN1</sub> UNSTABLE **REGION** 10 2.6 V 1.8 V Z ESR (Ω) STABLE **REGION** 0.1 $C_{VOUT2}$ = 10 $\mu F$ 0.01 10 20 40 50 70 80 90 100 **OUTPUT CURRENT (mA)** Figure 26. $V_{OUT1}$ Output Capacitor ESR (10 $\mu$ F) Figure 27. V<sub>OUT2</sub> Output Capacitor ESR (10 μF) Figure 28. $V_{OUT1}$ Output Capacitor ESR (0.1 $\mu F/1~\mu F$ ) Figure 29. $V_{OUT2}$ (2.6 V) Output Capacitor ESR (0.1 $\mu$ F / 1 $\mu$ F) Figure 30. $V_{OUT2}$ (2.5 V) Output Capacitor ESR (0.1 $\mu$ F / 1 $\mu$ F) Figure 31. $V_{OUT2}$ (1.8 V) Output Capacitor ESR (0.1 $\mu$ F / 1 $\mu$ F) #### TYPICAL PERFORMANCE CHARACTERISTICS (Load Transient waveforms shown were measured on the 5 V/2.6 V device) Figure 32. V<sub>OUT1</sub> Load Transient Response 100 mA to No Load & No Load to 100 mA Figure 33. $V_{OUT2}$ Load Transient Response 100 mA to No Load & No Load to 100 mA Figure 34. V<sub>OUT1</sub> Load Transient Response 100 mA to No Load Figure 35. V<sub>OUT2</sub> Load Transient Response 100 mA to No Load Figure 36. V<sub>OUT1</sub> Load Transient Response No Load to 100 mA Figure 37. V<sub>OUT2</sub> Load Transient Response No Load to 100 mA # **TIMING DIAGRAMS** Figure 38. Response to Impulse Figure 39. Output Decay vs. Load Impedance Figure 40. $V_{\text{IN}}$ Power Shunt #### **CIRCUIT DESCRIPTION** Figure 41. Dual Drive RESET Valid #### RESET The RESET function gets its drive from both the input (V<sub>IN1</sub>) and the output (V<sub>OUT1</sub>). Because of this, it is able to maintain a more reliable reset valid signal. Most regulators maintain a valid reset signal down to 1 V on the output voltage. The reset on the NCV8509 is valid down to 0 V on the output voltage V<sub>OUT1</sub> (power is provided via V<sub>IN1</sub>) and the reset on the NCV8509 is valid down to 0 V on the input voltage V<sub>IN1</sub> (power is provided via V<sub>OUT1</sub>). Refer to Figure 41 for operation timing diagrams. # **Delay Function** The reset delay circuit provides a programmable (by external capacitor) delay on the RESET output lead. The delay lead provides source current (typically 6.0 μA) to the external delay capacitor during the following proceedings: - 1. During power up (once the regulation threshold has been verified); - 2. After a reset event has occurred and the device is back in regulation. The delay capacitor is discharged when the regulation (RESET threshold) has been violated. This is a latched incident. The capacitor will fully discharge and wait for the device to regulate before going through the delay time event again. #### **Power Shunt** R<sub>EX</sub> routes some of the current used in the V<sub>OUT2</sub> to a second input pin (V<sub>IN2</sub>). This is accomplished by using an internal shunt. A simplified version of this shunt is shown in Figure 42. This has the effect of reducing the amount of power dissipated on chip. The effects of choosing the external resistor value are shown in Figure 43. Selection of the optimum Rex resistor value can be done using the following equation: $$\frac{(V_{in(max)} - 4.5)}{I_{out2(max)}}$$ When not using the power shunt, short $V_{IN1}$ to $V_{IN2}$ . Figure 42. Power Shunt Figure 43. Power On Chip # Why Use a Power Shunt? The power shunt circuitry helps manage and optimize power dissipation on the integrated circuit. Figure 44 shows a 100 mA load. A 135 $\Omega$ resistor dissipates 1.35 W as shown. Without the power shunt, the 135 $\Omega$ resistor would run into head room issues at 6.0 V and would only be able to drive 21.5 mA as shown in Figure 45 before causing the 2.5 V output to collapse. Figure 46 shows the power shunt circuitry adding the current back in at low voltage operation. So the power is moved off chip at high voltage where it is needed most. To further clarify, Figure 47 shows the maximum allowed resistor value (29 $\Omega$ ) without the power shunt for 6.0 V operation. Figure 48 shows the scenario at high voltage. Only 290 mW of power is dissipated off chip compared to Figure 44 with 1.35 W. # **Power Dissipation** NCV8509 has a power shunt circuit which reduces the power on chip by utilizing an external resistor, $R_{\rm EX}$ . Thus the power on chip, $P_{\rm IC}$ , is equal to the total power, $P_{\rm T}$ , minus the power dissipated in the resistor $P_{\rm REX}$ . Refer to Figure 49. $$PIC = PTOTAL - PREX$$ (1) where $$PTOTAL = (VIN1 - VOUT1) IOUT1$$ (2) + $$(V_{IN1} - V_{OUT2}) I_{OUT2} + (V_{IN1} \times Iq)$$ and $$P_{REX} = (V_{IN1} - V_{IN2}) I_{OUT2}$$ (3) Figure 49. $$\label{eq:VIN2} \begin{aligned} \text{V}_{IN2} = \begin{cases} & \text{for V}_{IN1} < (\text{VREF} + \text{VSAT}) \\ \text{VREF} & \text{for (VREF} + \text{VSAT}) < \text{VIN1} < (\text{VREF} + (\text{IOUT2} \times \text{REF}) \\ \text{VIN1} - (\text{IOUT2} \times \text{REX}) & \text{vin1} \end{cases} \\ & \text{where V}_{REF} = V_Z - V_{BE} \text{ when Q1 is normally conducting.} \end{aligned}$$ Based on equation 3, the power in $R_{EX}$ is dependent on $V_{IN2}$ . (Increasing $R_{EX}$ may require an increase in $C_{IN2}$ . A careful system validation should be performed for stability). The voltage on $V_{IN2}$ is controlled by the shunt circuit, which has three modes of operation, as seen in Figure 50. **Mode 1.** At low battery $V_{IN2}$ is equal to $V_{IN1}$ minus the saturation voltage of the shunt output NPN. Mode 2. Once $V_{IN1}$ rises above the reference voltage of the shunt circuit, $V_{IN2}$ will regulate at the $V_{REF}$ . **Mode 3.** $V_{IN2}$ would continue to regulate at $V_{REF}$ , but since $I_{OUT2}$ is not infinite, when $V_{IN1}$ rises higher than the reference voltage plus the voltage drop across the external resistor $R_{EX}$ , it will force $V_{IN2}$ to be $V_{IN1}$ – $(I_{OUT2} \times R_{EX})$ . Equation 4 provides a summary for $V_{IN2}$ . Combining equations 3 and 4 gives three different equations for power across $R_{\rm EX}$ . $$PMODE1 = (VSAT \times IOUT2)$$ (5) $$PMODE2 = (VIN1 - VREF) \times IOUT2$$ (6) $$PMODE3 = IOUT2^2 \times REX$$ (7) Figure 50. V<sub>IN</sub> Shunt Figure 51. 16 Lead SOW (Exposed Pad), θJA as a Function of the Pad Copper Area (2 oz. Cu Thickness), Board Material = 0.0625" G-10/R-4 Once the value of $P_{IC(max)}$ is known, the maximum permissible value of $R_{\theta JA}$ can be calculated: $$R_{\theta JA} = \frac{150^{\circ}C - T_{A}}{P_{IC}}$$ (8) The value of $R_{\theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. #### **Heat Sinks** A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\theta JA}$ : $$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA \tag{9}$$ where: $R_{\theta JC}$ = the junction-to-case thermal resistance, $R_{\theta CS}$ = the case-to-heatsink thermal resistance, and $R_{\theta SA}$ = the heatsink-to-ambient thermal resistance. $R_{\theta JC}$ appears in the package section of the data sheet. Like $R_{\theta JA}$ , it too is a function of package type. $R_{\theta CS}$ and $R_{\theta SA}$ are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers. Figure 52. Fault Response. Note the High SLEW Rate Coming Out of Fault Conditions. Soft Start Only Applies to a Power Up Sequence. #### **Slew Rate Control** Figure 53 shows the circuitry associated with Slew Rate Control. The diagram highlights the control of one output for simplicity. $V_{OUT1}$ and $V_{OUT2}$ are both controlled on the IC. The slew rate capacitor ( $C_{SLEW}$ ) is charged with an on-chip current source runing at 6.0 $\mu$ A (typ.). Charging a capacitor with a current source creates a linear voltage ramp as shown in Figure 54. The lowest voltage to the positive terminals of the comparator (Error Amp) dominates the output voltage $(V_{OUT})$ . Consequently, when $C_{SLEW}$ is fully discharged on power up, it is the dominant factor on the positive terminal and disables the output. The output $(V_{OUT})$ follows the linear ramp on the SLEW pin (after being gained up with R1 and R2) until $V_{BG}$ becomes the dominant voltage. This occurs when SLEW = $V_{BG} + V_{D1}$ or approximately 1.8 V. Figure 53. Slew Control Circuitry Slew time can be calculated using the standard capacitor equation. $$I = C \frac{dv}{dt}, t = \frac{C(\Delta V)}{I}$$ Using a 33 nF capacitor, the slew time is: $$t = \frac{(33 \text{ nF})(1.8 \text{ V})}{6 \mu\text{A}} = 9.9 \text{ ms}$$ The corresponding slew rate for this is 1.8 V/9.9 ms = 182 V/s ON THE SLEW PIN. To calculate the slew rate on outputs, you must multiply by the gain set up by R1 and R2. $$A_V = \frac{VOUT}{1.28 \text{ V}}$$ For a 5 V output, the gain would be: $$A_V = \frac{5 V}{1.28 V} = 3.9 V/V$$ assuming $V_{BG} = 1.28 \text{ V}$ . The resultant slew rate on the output is the slew rate on the SLEW pin multiplied by the gain, or: Figure 54. #### **ORDERING INFORMATION** | NCV8509PDW18G | Output Voltage | Package | Shipping <sup>†</sup> | |-----------------|----------------|----------------------------------------------|----------------------------------| | | 3.3 V/1.8 V | SOIC 16 Lead<br>(Pb-Free) | 47 Units/Rail | | NCV8509PDW18R2G | | SOIC 16 Lead<br>(Pb-Free) | 1000 Tape & Reel | | NCV8509PDW25G | 5 V/2.5 V | SOIC 16 Lead<br>(Pb-Free) | 47 Units/Rail | | NCV8509PDW25R2G | | SOIC 16 Lead<br>(Pb-Free) | 1000 Tape & Reel | | NCV8509PDW26G | #.W= 0.1 | SOIC 16 Lead<br>(Pb-Free) | 47 Units/Rail | | NCV8509PDW26R2G | 5 V/2.6 V | SOIC 16 Lead<br>(Pb-Free) | 1000 Tape & Reel | | | | MNENDED FORM<br>MNENDED FORM<br>NEFOR INFORM | er to our Tape and Reel Packagin | DIMENSIONING AND TOLERANCING PER ANSI CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE MOLD 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. INCHES MIN MAX 0.020 0.035 0.050 BSC 0.010 0.012 0.000 0.004 0.194 0.411 0.400 0.292 0.136 0.186 0 0.093 0.104 EXPOSED PAD #### SOIC 16 LEAD WIDE BODY, EXPOSED PAD CASE 751AG **ISSUE B** **DATE 31 MAY 2016** NOTES: Y14.5M, 1982. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. # **BOTTOM VIEW SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON21237D | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-16, WB EXPOSED PAD | | PAGE 1 OF 1 | | onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales