

# 20 mA Micropower Precision Voltage Reference

# NCV51460

The NCV51460 is a high performance, low power precision voltage reference. This device combines very high accuracy, low power dissipation and small package size. It can supply output current up to 20 mA at a 3.3 V fixed output voltage with excellent line and load regulation characteristics making it ideal for precision regulator applications. It is designed to be stable with or without an output capacitor. The protective features include Short Circuit and Reverse Input Voltage Protection. The NCV51460 is packaged in a 3-lead surface mount SOT-23 package.

#### **Features**

- Fixed Output Voltage 3.3 V
- V<sub>OUT</sub> Accuracy 1% over -40°C to +125°C
- Wide Input Voltage Range up to 28 V
- Low Quiescent Current
- Low Noise
- Reverse Input Voltage Protection
- Stable Without an Output Capacitor
- Available in 3 leads SOT-23 Package
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

### **Typical Applications**

- Precision Regulators, High Accuracy
- Micropower Supplies
- Data Acquisition Systems
- Instrument Equipment
- Cameras, Camcorders, Sensors



Figure 1. Typical Application Schematics



SOT-23 SN1 SUFFIX CASE 318

## MARKING DIAGRAM AND PIN ASSIGNMENT



JJ = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 10 of this data sheet.

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin No. | Pin Name         | Description                           |
|---------|------------------|---------------------------------------|
| 1       | V <sub>IN</sub>  | Positive Input Voltage                |
| 2       | V <sub>OUT</sub> | Regulated Output Voltage              |
| 3       | GND              | Power Supply Ground; Device Substrate |

### **Table 2. MAXIMUM RATINGS**

| Rating                                                                                                     | Symbol              | Value      | Unit |
|------------------------------------------------------------------------------------------------------------|---------------------|------------|------|
| Input Voltage (Note 1)                                                                                     | V <sub>IN</sub>     | 30         | V    |
| Reverse Input Voltage                                                                                      | V <sub>IN</sub>     | -15        | V    |
| Output Short Circuit Duration, $T_A = 25^{\circ}C$<br>$V_{IN} \le 27 \text{ V}$<br>$V_{IN} > 27 \text{ V}$ | t <sub>SC</sub>     | ∞<br>50    | sec  |
| Operating Ambient Temperature Range                                                                        | T <sub>A</sub>      | -40 to 125 | °C   |
| Maximum Junction Temperature                                                                               | T <sub>J(max)</sub> | 150        | °C   |
| Storage Temperature Range                                                                                  | T <sub>STG</sub>    | -65 to 150 | °C   |
| ESD Capability, Human Body Model (Note 2)                                                                  | ESD <sub>HBM</sub>  | 2000       | V    |
| ESD Capability, Machine Model (Note 2)                                                                     | ESD <sub>MM</sub>   | 200        | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

2. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114)

ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)

Latch up Current Maximum Rating: ±150 mA per JEDEC standard: JESD78.

#### **Table 3. THERMAL CHARACTERISTICS**

| Rating                                                                                   | Symbol         | Value | Unit |
|------------------------------------------------------------------------------------------|----------------|-------|------|
| Thermal Characteristics, SOT-23 package Thermal Resistance, Junction-to-Ambient (Note 3) | $R_{\thetaJA}$ | 246   | °C/W |

<sup>3.</sup> Soldered on 1 oz 50 mm<sup>2</sup> FR4 copper area.

## **Table 4. RECOMMENDED OPERATING RANGES**

| Rating                              | Symbol          | Min                    | Max | Unit |
|-------------------------------------|-----------------|------------------------|-----|------|
| Operating Input Voltage (Note 4)    | V <sub>IN</sub> | V <sub>OUT</sub> + 0.9 | 28  | V    |
| Operating Ambient Temperature Range | T <sub>A</sub>  | -40                    | 125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

4. Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.

Table 5. ELECTRICAL CHARACTERISTICS ( $V_{IN} = V_{OUT} + 2.5 \text{ V}$ ,  $I_{OUT} = 0$ ,  $C_{IN} = 0.1 \text{ μF}$ ,  $C_{OUT} = 0 \text{ μF}$ ; For typical values  $T_A = 25^{\circ}\text{C}$ , for min/max values  $-40^{\circ}\text{C} \le T_A \le 125^{\circ}\text{C}$  unless otherwise noted.) (Note 5).

| Parameter                                 | Test Conditions                                                                                                                 | Symbol              | Min            | Тур                | Max                | Unit                                  |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------|--------------------|--------------------|---------------------------------------|
| Output Voltage                            |                                                                                                                                 | V <sub>OUT</sub>    | 3.267<br>(-1%) | 3.3                | 3.333<br>(+1%)     | V                                     |
| Line Regulation                           | $V_{IN} = V_{OUT} + 0.9 \text{ V to } V_{OUT} + 2.5 \text{ V}$<br>$V_{IN} = V_{OUT} + 2.5 \text{ V to } V_{OUT} + 20 \text{ V}$ | Reg <sub>LINE</sub> | -<br>-         | 150<br>65          | 500<br>130         | ppm/V                                 |
| Load Regulation                           | I <sub>OUT</sub> = 0 to 100 μA<br>I <sub>OUT</sub> = 0 to 10 mA<br>I <sub>OUT</sub> = 0 to 20 mA                                | Reg <sub>LOAD</sub> | -<br>-<br>-    | 1100<br>150<br>120 | 4000<br>400<br>400 | ppm/mA                                |
| Dropout Voltage                           | Measured at V <sub>OUT</sub> - 2%<br>I <sub>OUT</sub> = 0 mA<br>I <sub>OUT</sub> = 10 mA                                        | V <sub>DO</sub>     | -<br>-         | 0.65<br>0.9        | 0.9<br>1.4         | V                                     |
| Quiescent Current                         | $I_{OUT} = 0$ mA, $T_A = 25^{\circ}C$<br>$I_{OUT} = 0$ mA, $0^{\circ}C \le T_A \le 100^{\circ}C$                                | ΙQ                  | -<br>-         | 140                | 200<br>220         | μΑ                                    |
| Output Short Circuit Current              | V <sub>OUT</sub> = 0 V, T <sub>A</sub> = 25°C                                                                                   | I <sub>SC</sub>     | -              | 80                 | -                  | mA                                    |
| Reverse Leakage                           | V <sub>IN</sub> = - 15 V, T <sub>A</sub> = 25°C                                                                                 | I <sub>LEAK</sub>   | -              | 0.1                | 10                 | μΑ                                    |
| Output Noise Voltage (Note 6)             | f = 0.1 Hz to 10 Hz<br>f = 10 Hz to 1 kHz                                                                                       | V <sub>N</sub>      | -              | 12<br>18           | -                  | μV <sub>PP</sub><br>μV <sub>rms</sub> |
| Output Voltage Temperature<br>Coefficient | $0^{\circ}C \le T_{A} \le 100^{\circ}C$<br>- $40^{\circ}C \le T_{A} \le 125^{\circ}C$                                           | T <sub>CO</sub>     | -<br>-         | 18<br>34           | -                  | ppm/°C                                |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### TYPICAL CHARACTERISTICS



Figure 2. Output Voltage vs. Temperature

Figure 3. Output Voltage vs. Temperature

<sup>5.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization, tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

<sup>6.</sup> The noise spectral density from 0.1 Hz to 10 Hz is measured, then the integral output noise voltage in this range is calculated. Finally the peak to peak noise is calculated as 5x integral output noise.

#### TYPICAL CHARACTERISTICS





Figure 6. Quiescent Current



Figure 8. Load Regulation Sourcing

Figure 9. Load Regulation Sinking

Figure 7. Line Regulation

#### **TYPICAL CHARACTERISTICS**

PSRR, POWER SUPPLY REJECTION RATIO (dB)

PSRR, POWER SUPPLY REJECTION RATIO (dB)



Figure 10. Short Circuit Current



Figure 12. Power Supply Rejection Ratio  $C_{out} = 0.1 \ \mu F$ 



Figure 14. Power Supply Rejection Ratio vs. Input Voltage



Figure 11. Power Supply Rejection Ratio  $C_{out} = 0 \mu F$ 



Figure 13. Power Supply Rejection Ratio  $C_{out} = 1 \mu F$ 



Figure 15. Power Supply Rejection Ratio vs. Input Voltage

PSRR, POWER SUPPLY REJECTION RATIO (dB)

## TYPICAL CHARACTERISTICS



Figure 16. Output Voltage Noise 0.1 Hz - 10 Hz



Figure 17. Output Voltage Noise 10 Hz - 1 MHz



Figure 18. Output Voltage Noise 10 Hz – 1 MHz  $C_{OUT}$  = 0.1  $\mu F$ 



Figure 19. Output Voltage Noise 10 Hz – 1 MHz  $C_{OUT}$  = 1  $\mu F$ 



Figure 20. Output Voltage Noise 10 Hz – 1 MHz  $C_{OUT}$  = 10  $\mu F$ 



Figure 21. Load Transient Response 0 - 10 mA

## TYPICAL CHARACTERISTICS



TIME (10 μs/DIV)
Figure 22. Load Transient Response 0 – 20 mA



Figure 23. Load Transient Responses  $C_{OUT} = 0$ - 4.7  $\mu$ F



Figure 24. Turn-On



Figure 25. Turn-Off

## **APPLICATIONS INFORMATION**

## Input Decoupling Capacitor (C<sub>IN</sub>)

It is recommended to connect a 0.1  $\mu F$  Ceramic capacitor between  $V_{IN}$  and GND pin of the device. This capacitor will provide a low impedance path for unwanted AC signals or noise present on the input voltage. The input capacitor will also limit the influence of input trace inductances and Power Supply resistance during sudden load current changes. Higher capacitances will improve the Power Supply Rejection Ratio and line transient response.

## **Output Decoupling Capacitor (COUT)**

The NCV51460 was designed to be stable without an additional output capacitor. Without the output capacitor the  $V_{OUT}$  settling times during Reference Turn-on or Turn-off can be as short as 20  $\mu s$  (Refer to Figure 24 and 25). The Load Transient Responses without  $C_{OUT}$  (Figure 21 and 22) show good stability of NCV51460 even for fast output current changes from 0 mA to full load. If smaller  $V_{OUT}$  deviations during load current changes are required, it is possible to add some external capacitance as shown on Figure 26.



**Figure 26. Output Capacitor Connection** 

The  $C_{OUT}$  will reduce the overshoot and undershoot but will increase the settling time and can introduce some ringing of the output voltage during fast load transients. NCV51460 behavior for different values of ceramic X7R output capacitors is depicted on Figure 23.

The Output Voltage ringing and settling times can be reduced by using some additional resistance in series with the Ceramic Capacitor or by using Tantalum or Aluminum Capacitors which have higher ESR values. Figure 27 below shows the Load Transient improvement after adding an additional 2  $\Omega$  series resistor to a 1  $\mu$ F Ceramics Capacitor.



Figure 27.

The device was determined to be stable with Aluminum, Ceramic and Tantalum Capacitors with capacitances ranging from 0 to  $100 \,\mu\text{F}$  at  $T_A = 25 \,^{\circ}\text{C}$ .

### Turn-On Response

It is possible to achieve very fast Turn–On time when fast  $V_{\rm IN}$  ramp is applied to NCV51460 input as shown on Figure 24. However if the Input Voltage change from 0 V to nominal Input Voltage is extremely fast, the Output Voltage settling time will increase. Figure 28 below shows this effect when the Input Voltage change is 5.8 V / 2  $\mu$ s.



www.onsemi.com

A 0.1  $\mu F$  or larger input capacitor will help to decrease the dv/dt of the input voltage and improve stability during large load current changes.

During the Turn-On for certain conditions the output voltage can exhibit an overshoot. The amount of the overshoot strongly depends on application conditions i.e. input voltage level, slew rate, input and output capacitors, and output current. The maximum value of the overshoot isn't guaranteed for this device.

The figure below shows an example of the Turn-On overshoot.



## Turn-Off Response

The Turn-Off response time is directly proportional to the output capacitor value and inversely proportional to the load value.

The NCV51460 device does not have any dedicated internal circuitry to discharge the output capacitor when the input voltage is turned-off or disconnected. This is why when large output capacitors are used and very small output current is drawn, it can take a considerable amount of time to discharge the capacitor. If short turn-off times are required, the output capacitor value should be minimized i.e. with no output capacitor a 20  $\mu s$  turn-off time can be achieved.

#### **Protection Features**

The NCV51460 device is equipped with reverse input voltage protection which will help to protect the device when Input voltage polarity is reversed. In this circumstance the Input current will be minimized to typically less than  $0.1~\mu A$ .

The short circuit protection will protect the device under the condition that the  $V_{OUT}$  is suddenly shorted to ground. The short circuit protection will work properly up to an Input Voltage of 27 V at  $T_A = 25^{\circ}$ C. Depending on the PCB trace width and thickness, air flow and process spread this value

can be slightly different and should be confirmed in the end application.

No external voltage source should be connected directly to the  $V_{OUT}$  pin of NCV51460 regulator. If the external source forces the output voltage to be greater than the nominal output voltage level, the current will start to flow from the Voltage Source to the  $V_{OUT}$  pin. This current will increase with the Output Voltage applied and can cause damage to the device if  $V_{OUT} > 10 \text{ V}$  Typ. at 25°C (Figure 30).



#### **Output Noise**

The NCV51460 Output Voltage Noise strongly depends on the output capacitor value and load value. This is caused by the fact that the bandwidth of the Reference is inversely proportional to the capacitor value and directly proportional to the output current. The Reference bandwidth directly determines the point where the output voltage noise starts to fall. This can be observed at the Figure 31 below.



The peaks which are visible on the noise spectrum are reflecting the stability of the NCV51460 device. In the comparison in Figure 31 it can be noticed that  $0\,\mu F$  and  $10\,\mu F$  cases represents the best stability.

#### **Thermal Characteristics**

As power dissipation in the NCV51460 increases, it may become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. The board material and the ambient temperature affect the rate of junction temperature rise for the part. The maximum power dissipation the NCV51460 can handle is given by:

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{[\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}]}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}} \tag{eq. 1}$$

Since  $T_J$  is not recommended to exceed  $100^{\circ}C$  ( $T_{J(MAX)}$ ), then the NCV51460 can dissipate up to 305 mW when the ambient temperature ( $T_A$ ) is 25°C.

The power dissipated by the NCV51460 can be calculated from the following equations:

$$P_{D} \approx V_{IN}(I_{Q}@I_{OUT}) + I_{OUT}(V_{IN} - V_{OUT})$$
 (eq. 2)

or

$$V_{IN(MAX)} \approx \frac{P_{D(MAX)} + (V_{OUT} \cdot I_{OUT})}{I_{OUT} + I_{Q}}$$
 (eq. 3)

#### **PCB Layout Recommendations**

 $V_{\rm IN}$  and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise and cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV51460, and make traces as short as possible.

#### ORDERING INFORMATION

| Device          | Marking | Package             | Shipping <sup>†</sup> |
|-----------------|---------|---------------------|-----------------------|
| NCV51460SN33T1G | IJ      | SOT-23<br>(Pb-Free) | 3,000 / Tape & Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

**MILLIMETERS** 

MIN

0.89

0.01

0.37

0.08

2.80

1.20

1.78

0.30

0.35

2.10

O°

NOM

1.00

0.06

0.44

0.14

2.90

1.30

1.90

0.43

0.54

2.40

\_\_\_





## SOT-23 (TO-236) 2.90x1.30x1.00 1.90P **CASE 318 ISSUE AU**

**DATE 14 AUG 2024** 

MAX

1.11

0.10

0.50

0.20

3.04

1.40

2.04

0.55

0.69

2.64

10°





DETAIL "A" Scale 3:1





# 2.90 3X 0.95 3X 0.56 -0.95 PITCH

#### NOTES:

DIM

Α

Α1

b

С

D

Ε

е L

L1

HE

Τ

- DIMENSIONING AND TOLERANCING 1. PER ASME Y14.5M, 2018. CONTROLLING DIMENSIONS:
- MILLIMETERS.
- MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF THE
- BASE MATERIAL.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

## **GENERIC MARKING DIAGRAM\***



XXX = Specific Device Code

= Date Code

= Pb-Free Package



\* For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42226B                          | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-23 (TO-236) 2.90x1.30x1.00 1.90P |                                                                                                                                                                                 | PAGE 1 OF 2 |  |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

# SOT-23 (TO-236) 2.90x1.30x1.00 1.90P CASE 318 ISSUE AU

DATE 14 AUG 2024

| STYLE 1 THRU 5:<br>CANCELLED                            | STYLE 6:<br>PIN 1. BASE<br>2. EMITTER<br>3. COLLECTOR |                                                                                                                                                  | NODE<br>D CONNECTION<br>ATHODE          |                                                             |
|---------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------|
| STYLE 9:<br>PIN 1. ANODE<br>2. ANODE<br>3. CATHODE      | STYLE 10:<br>PIN 1. DRAIN<br>2. SOURCE<br>3. GATE     | STYLE 11:         STYLE 12:           PIN 1. ANODE         PIN 1. CA           2. CATHODE         2. CA           3. CATHODE-ANODE         3. AN | ATHODE PIN 1. SOURCE<br>ATHODE 2. DRAIN | STYLE 14:<br>PIN 1. CATHODE<br>2. GATE<br>3. ANODE          |
| STYLE 15:<br>PIN 1. GATE<br>2. CATHODE<br>3. ANODE      | STYLE 16:<br>PIN 1. ANODE<br>2. CATHODE<br>3. CATHODE |                                                                                                                                                  |                                         | STYLE 20:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE          |
| STYLE 21:<br>PIN 1. GATE<br>2. SOURCE<br>3. DRAIN       | STYLE 22:<br>PIN 1. RETURN<br>2. OUTPUT<br>3. INPUT   | STYLE 23:         STYLE 24:           PIN 1. ANODE         PIN 1. GAT           2. ANODE         2. DR/           3. CATHODE         3. SOU      | TE PIN 1. ANODE<br>AIN 2. CATHODE       | STYLE 26:<br>PIN 1. CATHODE<br>2. ANODE<br>3. NO CONNECTION |
| STYLE 27:<br>PIN 1. CATHODE<br>2. CATHODE<br>3. CATHODE | STYLE 28:<br>PIN 1. ANODE<br>2. ANODE<br>3. ANODE     |                                                                                                                                                  |                                         |                                                             |

| DOCUMENT NUMBER: | 98ASB42226B Electronic versions are uncontrolled except when accessed directly from the Docum<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in re |  |             |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| DESCRIPTION:     | SOT-23 (TO-236) 2.90x1.30x1.00 1.90P                                                                                                                                           |  | PAGE 2 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales