

# <u>Linear Regulator</u> – Low Dropout, Low I<sub>Q</sub> NCV4264-2C

The NCV4264–2C is a low quiescent current consumption LDO regulator. Its output stage supplies 100 mA with  $\pm 2.0\%$  output voltage accuracy.

Maximum dropout voltage is 500 mV at 100 mA load current.

It is internally protected against 45 V input transients, input supply reversal, output overcurrent faults, and excess die temperature. No external components are required to enable these features.

#### **Features**

- 3.3 V and 5.0 V Fixed Output
- ±2.0% Output Accuracy, Over Full Temperature Range
- 33 µA Typical Quiescent Current
- 500 mV Maximum Dropout Voltage at 100 mA Load Current
- Wide Input Voltage Operating Range of 4.5 V to 45 V
- Internal Fault Protection
  - → -42 V Reverse Voltage
  - ◆ Short Circuit/Overcurrent
  - Thermal Overload
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This is a Pb-Free Device



SOT-223 ST SUFFIX CASE 318E

#### **PIN CONNECTIONS**



#### **MARKING DIAGRAM**



x = 5 (5.0 V Version) 3 (3.3 V Version)

A = Assembly Location

Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

# **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.



Figure 1. Block Diagram

### PIN FUNCTION DESCRIPTION

| Symbol           | Pin No. | Function                                                                 |
|------------------|---------|--------------------------------------------------------------------------|
| V <sub>IN</sub>  | 1       | Unregulated input voltage; 4.5 V to 45 V.                                |
| GND              | 2       | Ground; substrate.                                                       |
| V <sub>OUT</sub> | 3       | Regulated output voltage; collector of the internal PNP pass transistor. |
| GND              | TAB     | Ground; substrate and best thermal connection to the die.                |

#### **OPERATING RANGE**

| Symbol          | Rating                                                | Min | Max  | Unit |
|-----------------|-------------------------------------------------------|-----|------|------|
| V <sub>IN</sub> | V <sub>IN</sub> , DC Input Operating Voltage (Note 3) | 4.5 | +45  | V    |
| TJ              | Junction Temperature Operating Range                  | -40 | +150 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### **MAXIMUM RATINGS**

| Symbol              | Rating                                                                     | Min  | Max    | Unit |
|---------------------|----------------------------------------------------------------------------|------|--------|------|
| V <sub>IN</sub>     | V <sub>IN</sub> , DC Input Voltage                                         | -42  | +45    | V    |
| V <sub>OUT</sub>    | V <sub>OUT</sub> , DC Voltage                                              | -0.3 | +32    | V    |
| T <sub>stg</sub>    | Storage Temperature                                                        | -55  | +150   | °C   |
| MSL                 | Moisture Sensitivity Level                                                 | 3    |        | -    |
| V <sub>ESDHB</sub>  | ESD Capability, Human Body Model (Note 1)                                  | 4000 | -      | V    |
| V <sub>ESDMIM</sub> | ESD Capability, Machine Model (Note 1)                                     | 200  | -      | V    |
| T <sub>sld</sub>    | Lead Temperature Soldering<br>Reflow (SMD Styles Only), Lead Free (Note 2) | -    | 265 pk | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. This device series incorporates ESD protection and is tested by the following methods:
  - ESD HBM tested per AEC-Q100-002 (EIA/JESD22-A 114C)
- ESD MM tested per AEC-Q100-003 (EIA/JESD22-A 115C)
- 2. Lead Free, 60 sec 150 sec above 217°C, 40 sec max at peak.
- 3. See specific conditions for DC operating input voltage lower than 4.5 V in ELECTRICAL CHARACTERISTICS table at page 3



### THERMAL RESISTANCE

| Symbol         |                           | Parameter | Min | Max          | Unit |
|----------------|---------------------------|-----------|-----|--------------|------|
| $R_{	heta JA}$ | Junction-to-Ambient       | SOT-223   | _   | 109 (Note 4) | °C/W |
| $\Psi_{JL4}$   | Junction-to-Tab (psi-JL4) | SOT-223   | _   | 10.9         |      |

# **ELECTRICAL CHARACTERISTICS** ( $V_{IN}$ = 13.5 V, $T_J$ = -40°C to +150°C, unless otherwise noted.)

| Symbol                            | Characteristic                   | Test Conditions                                                                                                                             | Min         | Тур            | Max            | Unit |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------|------|
| V <sub>OUT</sub>                  | Output Voltage<br>5.0 V Version  | $5.0 \text{ mA} \le I_{OUT} \le 100 \text{ mA (Note 5)}$<br>$6.0 \text{ V} \le \text{V}_{IN} \le 28 \text{ V}$                              | 4.900       | 5.0            | 5.100          | V    |
| V <sub>OUT</sub>                  | Output Voltage<br>3.3 V Version  | $5.0 \text{ mA} \le I_{OUT} \le 100 \text{ mA (Note 5)}$<br>$4.5 \text{ V} \le \text{V}_{IN} \le 28 \text{ V}$                              | 3.234       | 3.3            | 3.366          | V    |
| V <sub>OUT</sub>                  | Output Voltage<br>3.3 V Version  | I <sub>OUT</sub> = 5 mA, V <sub>IN</sub> = 4 V (Note 7)                                                                                     | 3.234       | 3.3            | 3.366          | V    |
| $\Delta V_{OUT}$ vs. $V_{IN}$     | Line Regulation<br>5.0 V Version | $I_{OUT} = 5.0 \text{ mA}$<br>$6.0 \text{ V} \le V_{IN} \le 28 \text{ V}$                                                                   | -30         | 0.7            | +30            | mV   |
| $\Delta V_{OUT}$ vs. $V_{IN}$     | Line Regulation<br>3.3 V Version | $I_{OUT} = 5.0 \text{ mA}$<br>$4.5 \text{ V} \le \text{V}_{IN} \le 28 \text{ V}$                                                            | -30         | 0.57           | +30            | mV   |
| $\Delta V_{OUT}$ vs. $I_{OUT}$    | Load Regulation                  | $1.0 \text{ mA} \le I_{OUT} \le 100 \text{ mA (Note 5)}$                                                                                    | -40         | 0.6            | +40            | mV   |
| V <sub>IN</sub> -V <sub>OUT</sub> | Dropout Voltage – 5.0 V Version  | I <sub>OUT</sub> = 100 mA (Notes 5 & 6)                                                                                                     | -           | 230            | 500            | mV   |
| Iq                                | Quiescent Current                | $I_{OUT} = 100 \mu A$ $T_{J} = 25^{\circ}C$ $T_{J} = -40^{\circ}C \text{ to } +85^{\circ}C$ $T_{J} = -40^{\circ}C \text{ to } 150^{\circ}C$ | -<br>-<br>- | 33<br>33<br>33 | 55<br>60<br>70 | μΑ   |
| I <sub>G(ON)</sub>                | Active Ground Current            | I <sub>OUT</sub> = 50 mA (Note 5)                                                                                                           | -           | 0.55           | 4.0            | mA   |
| PSRR                              | Power Supply Rejection           | V <sub>RIPPLE</sub> = 0.5 V <sub>P-P</sub> , F = 100 Hz                                                                                     | _           | 67             | _              | dB   |
| PROTECTION PROTECTION             |                                  |                                                                                                                                             | •           | •              |                |      |
| I <sub>OUT(LIM)</sub>             | Current Limit                    | V <sub>OUT</sub> = 4.5 V (5.0 V Version) (Note 5)<br>V <sub>OUT</sub> = 3.0 V (3.3 V Version) (Note 5)                                      | 150<br>150  | -<br>-         | 500<br>500     | mA   |
| I <sub>OUT(SC)</sub>              | Short Circuit Current Limit      | V <sub>OUT</sub> = 0 V (Note 5)                                                                                                             | 40          | -              | 500            | mA   |

150 200  $\mathsf{T}_{\mathsf{TSD}}$ Thermal Shutdown Threshold (Note 7) Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 4. 1 oz., 100 mm<sup>2</sup> copper area.
- 5. Use pulse loading to limit power dissipation.
- 6. Dropout voltage =  $(V_{IN}-V_{OUT})$ , measured when the output voltage has dropped 100 mV relative to the nominal value obtained with  $V_{IN} = 13.5 \text{ V}.$
- 7. Not tested in production. Limits are guaranteed by design.



Figure 2. Applications Circuit

٥С

#### TYPICAL CHARACTERISTIC CURVES - 5 V VERSION



Figure 3. Output Stability with Output Capacitor ESR (5.0 V Version)



Figure 4. Output Voltage vs. Junction Temperature (5.0 V Version)



Figure 6. Dropout Voltage vs. Output Current (only 5.0 V Version)



Figure 5. Output Voltage vs. Input Voltage (5.0 V Version)



Figure 7. Maximum Output Current vs. Input Voltage (5.0 V Version)

# TYPICAL CHARACTERISTIC CURVES - 5 V VERSION (continued)



100 90  $I_q$ , QUIESCENT CURRENT ( $\mu A$ )  $V_{IN} = 13.5 V$ 80  $T_J = 25^{\circ}C$ 70 60 50 40 30 20 10 0 2 3 0 4 5 I<sub>OUT</sub>, OUTPUT CURRENT (mA)

Figure 8. Quiescent Current vs. Output Current (5.0 V Version) (High Load)

Figure 9. Quiescent Current vs. Output Current (5.0 V Version) (Low Load)



Figure 10. Quiescent Current vs. Input Voltage (5.0 V Version)

#### TYPICAL CHARACTERISTIC CURVES - 3.3 V VERSION



Figure 11. Output Stability with Output Capacitor ESR (3.3 V Version)



Figure 12. Output Voltage vs. Junction Temperature (3.3 V Version)



Figure 14. Maximum Output Current vs. Input Voltage (3.3 V Version)



Figure 13. Output Voltage vs. Input Voltage (3.3 V Version)



Figure 15. Quiescent Current vs. Input Voltage (3.3 V Version)

# TYPICAL CHARACTERISTIC CURVES - 3.3 V VERSION (continued)



Figure 16. Quiescent Current vs. Output Current (3.3 V Version) (High Load)



Figure 17. Quiescent Current vs. Output Current (3.3 V Version) (Low Load)

#### **Circuit Description**

The NCV4264-2C is is a low quiescent current consumption LDO regulator. Its output stage supplies 100 mA with  $\pm 2.0\%$  output voltage accuracy.

Maximum dropout voltage is 500 mV at 100 mA load current. It is internally protected against 45 V input transients, input supply reversal, output overcurrent faults, and excess die temperature. No external components are required to enable these features.

#### Regulator

The error amplifier compares the reference voltage to a sample of the output voltage ( $V_{OUT}$ ) and drives the base of a PNP series pass transistor by a buffer. The reference is a bandgap design to give it a temperature–stable output. Saturation control of the PNP is a function of the load current and input voltage. Oversaturation of the output power device is prevented, and quiescent current in the ground pin is minimized.

### **Regulator Stability Considerations**

The input capacitor C<sub>IN</sub> in Figure 2 is necessary for compensating input line reactance. Possible oscillations caused by input inductance and input capacitance can be damped by using a resistor of approximately 1  $\Omega$  in series with C<sub>IN</sub>. The output or compensation capacitor, C<sub>OUT</sub> helps determine three main characteristics of a linear regulator: startup delay, load transient response and loop stability. Tantalum, aluminum electrolytic, film, or ceramic capacitors are all acceptable solutions, however, attention must be paid to ESR constraints. The capacitor manufacturer's data sheet usually provides this information. The value for the output capacitor C<sub>OUT</sub> shown in Figure 2 should work for most applications; however, it is not necessarily the optimized solution. Stability is guaranteed at values of  $C_{OUT} \ge 10 \mu F$ , with an ESR  $\leq 3.5 \Omega$  for the 5.0 V Version with an ESR  $\leq 3.35 \Omega$ for the 3.3 V Version within the operating temperature range. Actual limits are shown in a graph in the Typical Performance Characteristics section.

# Calculating Power Dissipation in a Single Output Linear Regulator

The maximum power dissipation for a single output regulator (Figure 3) is:

$$P_{D(max)} = [V_{IN(max)} - V_{OUT(min)}] * I_{OUT(max)} + V_{IN(max)} * I_{q}$$
(eq. 1)

Where:

 $V_{IN(max)}$  is the maximum input voltage,

V<sub>OUT(min)</sub> is the minimum output voltage,

 $I_{OUT(max)}$  is the maximum output current for the application, and  $I_q$  is the quiescent current the regulator consumes at  $I_{OUT(max)}$ . Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\theta JA}$  can be calculated:

$$P_{\theta JA} = \frac{(150^{\circ}C - T_{A})}{P_{D}}$$
 (eq. 2)

The value of  $R_{\theta JA}$  can then be compared with those in the package section of the data sheet. Those packages with  $R_{\theta JA}$ 's less than the calculated value in Equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required. The current flow and voltages are shown in the Measurement Circuit Diagram.

#### **Heat Sinks**

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\theta JA}$ :

$$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA$$
 (eq. 3)

Where:

 $R_{\theta JC}$  = the junction-to-case thermal resistance,

 $R_{\theta CS}$  = the case-to-heat sink thermal resistance, and

 $R_{\theta SA}$  = the heat sink-to-ambient thermal resistance.

 $R_{\theta JC}$  appears in the package section of the data sheet. Like  $R_{\theta JA}$ , it too is a function of package type.  $R_{\theta CS}$  and  $R_{\theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in data sheets of heatsink manufacturers.

Thermal, mounting, and heat sinking are discussed in the **onsemi** application note <u>AN1040/D</u>, available on the **onsemi** Website.



Figure 18.  $R_{\theta JA}$  vs. Copper Spreader Area



Figure 19. Single Pulse Heating Curve

### **ORDERING INFORMATION**

| Device*           | Package              | Shipping†          |
|-------------------|----------------------|--------------------|
| NCV4264-2CST50T3G | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel |
| NCV4264-2CST33T3G | SOT-223<br>(Pb-Free) | 4000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

<sup>\*</sup>NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.





SOT-223 (TO-261) CASE 318E-04 ISSUE R

**DATE 02 OCT 2018** 









#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS, MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE.
- 4. DATUMS A AND B ARE DETERMINED AT DATUM H.
- 5. AI IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
- 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61.

|     | MILLIMETERS |          |      |  |
|-----|-------------|----------|------|--|
| DIM | MIN.        | N□M.     | MAX. |  |
| Α   | 1.50        | 1.63     | 1.75 |  |
| A1  | 0.02        | 0.06     | 0.10 |  |
| Ø   | 0.60        | 0.75     | 0.89 |  |
| b1  | 2.90        | 3.06     | 3.20 |  |
| U   | 0.24        | 0.29     | 0.35 |  |
| D   | 6.30        | 6.50     | 6.70 |  |
| Е   | 3.30        | 3.50     | 3.70 |  |
| е   |             | 2,30 BSC | ,    |  |
| L   | 0.20        |          |      |  |
| L1  | 1.50        | 1.75     | 2.00 |  |
| He  | 6.70        | 7.00     | 7.30 |  |
| θ   | 0°          |          | 10°  |  |



RECOMMENDED MOUNTING FOOTPRINT

| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" |             |  |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-223 (TO-261) |                                                                                                                                               | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# **SOT-223 (TO-261)** CASE 318E-04 ISSUE R

**DATE 02 OCT 2018** 

| STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR      | STYLE 2:<br>PIN 1. ANODE<br>2. CATHODE<br>3. NC<br>4. CATHODE        | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN           | STYLE 4: PIN 1. SOURCE 2. DRAIN 3. GATE 4. DRAIN               | STYLE 5: PIN 1. DRAIN 2. GATE 3. SOURCE 4. GATE                |
|----------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| STYLE 6:<br>PIN 1. RETURN<br>2. INPUT<br>3. OUTPUT<br>4. INPUT | STYLE 7:<br>PIN 1. ANODE 1<br>2. CATHODE<br>3. ANODE 2<br>4. CATHODE | STYLE 8:<br>CANCELLED                                                  | STYLE 9:<br>PIN 1. INPUT<br>2. GROUND<br>3. LOGIC<br>4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE |
| STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2      | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT         | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR |                                                                |                                                                |

# GENERIC MARKING DIAGRAM\*



A = Assembly Location

Y = Year W = Work Week

XXXXX = Specific Device Code

= Pb-Free Package

(Note: Microdot may be in either location) \*This information is generic. Please refer to

device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOT-223 (TO-261) |                                                                                                                                                                             | PAGE 2 OF 2 |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales