# Single-Phase Voltage Regulator with SVID Interface for Computing Applications # High Switching Frequency, High Efficiency, Integrated Power MOSFETs The NCP81149, a single-phase synchronous buck regulator, integrates power MOSFETs to provide a high-efficiency and compact-footprint power management solution for new generation computing CPUs. The device is able to deliver up to 14 A TDC output current on an adjustable output with SVID interface. Operating in high switching frequency up to 1.2 MHz allows employing small size inductors and capacitors while maintaining high efficiency due to integrated solution with high performance power MOSFETs. Current-mode RPM control with feedforward from both input power supply and output voltage ensures stable operation over wide operation condition. The NCP81149 is in a QFN48 6 x 6 mm package. #### **Features** - Meets Intel® VR12.6 and VR12.6+ Specifications - Support 11.5 W and 15 W ULT Platforms - 4.5 V to 25 V Input Voltage Range - Adjustable Output Voltage with SVID Interface - Integrated Gate Driver and Power MOSFETs - 0 V, 1.65 V, 1.7 V, 1.75 V Boot Up Voltage - 500 kHz ~ 1.2 MHz Switching Frequency - Current-Mode RPM Control - Adaptive Voltage Positioning (AVP) - Programmable DVID Feed-Forward to Support Fast DVID - Feedforward Operation for Input Supply Voltage and Output Voltage - Output Over-Voltage and Under-Voltage Protections - External Current Limitation Programming with Inductor Current Sense - QFN48, 6x6 mm, 0.4 mm Pitch Package - This is a Pb-Free Device # **Typical Applications** - Ultrabook Applications - Notebook Applications # ON Semiconductor® www.onsemi.com #### QFN48 CASE 485CJ # MARKING DIAGRAM O NCP81149 AWLYYWWG NCP81149 = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|--------------------|-----------------------| | NCP81149MNTXG | QFN48<br>(Pb-Free) | 2500 / Tape &<br>Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. Pin Configuration (Top View) Figure 2. Typical Application Circuit Figure 3. Functional Block Diagram # **PIN DESCRIPTION** | Pin | Name | Туре | Description | |---------------------|---------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VRHOT# | Logic Output | VR HOT. Logic low output represents over temperature. | | 2 | SDIO | Logic Bidirectional | Serial Data IO Port. Data port of SVID interface. | | 3 | ALERT# | Logic Output | ALERT. Open-drain output. Provides a logic low valid alert signal of SVID interface. | | 4 | SCLK | Logic Input | Serial Clock. Clock input of SVID interface. | | 5, 32,<br>49 | GND | Analog Ground | Analog Ground. Ground of internal control circuits. Must be connected to the system ground. | | 6 | VRRDY | Logic Output | Voltage Regulator Ready. Open-drain output. Provides a logic high valid power good output signal, indicating the regulator's output is in regulation window. | | 7,<br>11–17,<br>50 | VIN | Power Input | Power Supply Input. These pins are the power supply input pins of the device, which are connected to drain of internal high–side power MOSFET. 22 $\mu\text{F}$ or more ceramic capacitors must bypass this input to power ground. The capacitors should be placed as close as possible to these pins. | | 8 | BST | Power<br>Bidirectional | Bootstrap. Provides bootstrap voltage for the high–side gate driver. A 0.1 $\mu$ F ~ 1 $\mu$ F ceramic capacitor is required from this pin to SW (pin 10). A 1 $\Omega$ ~ 2 $\Omega$ resistor may be employed in series with the BST cap to reduce switching noise and ringing when needed. | | 9 | GH | Analog Output | Gate of High–Side MOSFET. Directly connected with the gate of the high–side power MOSFET. | | 10 | SW | Power Return | Switching Node. Provides a return path for integrated high-side gate driver. It is internally connected to source of high-side MOSFET. | | 18,<br>25–29,<br>51 | SW | Power Output | Switch Node. Pins to be connected to an external inductor. These pins are interconnection between internal high–side MOSFET and low–side MOSFET. | | 19–24 | PGND | Power Ground | Power Ground. These pins are the power supply ground pins of the device, which are connected to source of internal low–side power MOSFET. Must be connected to the system ground. | | 30 | GL | Analog Output | Gate of Low–Side MOSFET. Directly connected with the gate of the low–side power MOSFET. | | 31 | VBOOT | Analog Input | Boot–Up Voltage. A resistor from this pin to ground programs boot–up voltage. | | 33 | VCCP | Analog Power | Voltage Supply of Gate Driver. Power supply input pin of internal gate driver. A 4.7 $\mu$ F or larger ceramic capacitor bypasses this input to ground. This capacitor should be placed as close as possible to this pin. | | 34 | TSENSE | Analog | Temperature Sense. An external temperature sense network is connected to this pin. | | 35 | IMAX | Analog Input | Current Maximum. A resistor from this pin to ground programs IMAX. | | 36 | IOUT | Analog Output | OUT Current Monitor. Provides output signal representing output current by connecting a resistor from this pin to ground. Shorting this pin to ground disables IMON function. | | 37 | ILIM | Analog Output | Limit of Current. A resistor from this pin to CSCOMP programs over–current threshold with inductor current sense. | | 38 | CSCOMP | Analog Output | Current Sense COMP. Output pin of current sense amplifier. | | 39 | CSSUM | Analog Input | Current Sense SUM. Inverting input of current sense amplifier. | | 40 | CSREF | Analog Input | Current Sense Reference. Non-Inverting input of current sense amplifier. | | 41 | FREQ | Analog Input | Frequency. A resistor from this pin to ground programs switching frequency. | | 42 | COMP | Analog | Compensation. Output pin of error amplifier. | | 43 | FB | Analog Input | Feedback. Inverting input to error amplifier. | | 44 | DIFFOUT | Analog Output | Differential Amplifier Output. Output pin of differential voltage sense amplifier. | | 45 | VSN | Analog Input | Voltage Sense Negative Input. Inverting input of differential voltage sense amplifier. It is also used for DVID feed forward function with an external resistor. | | 46 | VSP | Analog Input | Voltage Sense Positive Input. Non-inverting input of differential voltage sense amplifier. | #### **PIN DESCRIPTION** | Pin | Name | Туре | Description | |-----|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47 | VCC | Analog Power | Voltage Supply of Controller. Power supply input pin of control circuits. A 1 $\mu$ F or larger ceramic capacitor bypasses this input to ground. This capacitor should be placed as close as possible to this pin. | | 48 | EN | Logic Input | Enable. Logic high enables the device and logic low makes the device in standby mode. | #### **MAXIMUM RATINGS** | | | Va | | | |-----------------------------------------------------------------------|----------------------|----------------------|------------------------|------| | Rating | Symbol | Min | Max | Unit | | Power Supply Voltage to PGND | $V_{VIN}$ | | 30 | V | | Switch Node to PGND | $V_{\sf SW}$ | | 30 | V | | Analog Supply Voltage to GND | $V_{CC}$ , $V_{CCP}$ | -0.3 | 6.5 | V | | BST to PGND | BST_PGND | -0.3 | 33<br>38 (<50 ns) | V | | BST to SW | BST_SW | -0.3 | 6.5 | V | | GH to SW | GH | -0.3<br>-2 (<200 ns) | BST + 0.3 | V | | GL to GND | GL | -0.3<br>-2 (<200 ns) | V <sub>CCP</sub> + 0.3 | V | | VSN to GND | VSN | -0.3 | 0.3 | V | | IOUT | IOUT | -0.3 | 2.5 | V | | PGND to GND | PGND | -0.3 | 0.3 | V | | Other Pins | | -0.3 | V <sub>CC</sub> + 0.3 | V | | Latch up Current: (Note 1) All pins, except digital pins Digital pins | ILU | -100<br>-10 | 100<br>10 | mA | | Operating Junction Temperature Range | TJ | -40 | 150 | °C | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 | 100 | °C | | Storage Temperature Range | T <sub>STG</sub> | -55 | 150 | °C | | Thermal Resistance Junction to Board (Note 2) | $R_{ heta JB}$ | 8.2 | | °C/W | | Thermal Resistance Junction to Ambient (Note 2) | $R_{ heta JA}$ | 21.8 | | °C/W | | Power Dissipation at T <sub>A</sub> = 25°C (Note 3) | P <sub>D</sub> | 4.: | 59 | W | | Moisture Sensitivity Level (Note 4) | MSL | ( | 3 | _ | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Latch up Current per JEDEC standard: JESD78 class II. - 2. The thermal resistance values are dependent of the internal losses split between devices and the PCB heat dissipation. This data is based on a typical operation condition with a 4-layer FR-4 PCB board, which has two, 1-ounce copper internal power and ground planes and 2-ounce copper traces on top and bottom layers with approximately 80% copper coverage. No airflow and no heat sink applied (reference EIA/JEDEC 51.7). It also does not account for other heat sources that may be present on the PCB next to the device in question (such as inductors, resistors etc.) - The maximum power dissipation (PD) is dependent on input voltage, output voltage, output current, external components selected, and PCB layout. The reference data is obtained based on T<sub>JMAX</sub> = 125°C and R<sub>θJA</sub> = 21.8°C/W. - 4. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A. # **ELECTRICAL CHARACTERISTICS** $(V_{IN} = 8.4 \text{ V}, V_{CC} = V_{CCP} = 5 \text{ V}, V_{OUT} = 1.8 \text{ V}, \text{ typical values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J \text{ from } -40^{\circ}\text{C} \text{ to } 100^{\circ}\text{C}. \text{ unless otherwise noted.})$ | Characteristics | Test Conditions | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------|-------------|------------------------------------------------|-------------------|----------------| | SUPPLY VOLTAGE | | | | | | | | Supply Voltage V <sub>IN</sub> Range | (Note 5) | V <sub>IN</sub> | | 8.4 | | V | | Supply Voltage V <sub>CC</sub> Range | (Note 5) | V <sub>CC</sub> | 4.75 | 5 | 5.25 | V | | Supply Voltage V <sub>CCP</sub> Range | (Note 5) | V <sub>CCP</sub> | 4.75 | 5 | 5.25 | V | | SUPPLY VOLTAGE MONITOR | • | | | | | | | V <sub>IN</sub> UVLO | Falling Threshold | $V_{INUV_{-}}$ | 3.0 | 3.25 | 3.5 | V | | | Hysteresis | V <sub>INHYS</sub> | | <b>65</b> 0 | - | mV | | V <sub>CC</sub> UVLO | Falling Threshold | V <sub>CCUV</sub> - | 3.8 | 4.08 | - | V | | | Rising Threshold | V <sub>CCUV+</sub> | - | 4.34 | 4.5 | V | | | Hysteresis | V <sub>CCHYS</sub> | - | 260 | - | mV | | SUPPLY CURRENT | | | | | | | | V <sub>IN</sub> Quiescent Supply Current (Power MOSFETs) | EN high, no load, PS0,1,2 Modes<br>EN high, no load, PS3 Mode<br>EN high, PS4 Mode (Note 6) | IQ | -<br>-<br>- | 1.5<br>1.5<br>– | 3<br>3<br>1 | mA<br>mA<br>μA | | V <sub>IN</sub> Shutdown Current | EN low (Note 6) | I <sub>SD</sub> | - | _ | 1 | μΑ | | V <sub>CC</sub> Quiescent Supply Current (Controller) | EN high, no load, PS0,1,2 Modes<br>EN high, no load, PS3 Mode<br>EN high, PS4 Mode (Note 6) | I <sub>QCC</sub> | -<br>-<br>- | 8.0<br>7.5<br>170 | 12<br>12<br>194 | mA<br>mA<br>μA | | V <sub>CC</sub> Shutdown Current | EN low (Note 6) | I <sub>SDCC</sub> | - | _ | 100 | μΑ | | V <sub>CCP</sub> Quiescent Supply Current (Gate Driver) | EN high, no load, PS0,1,2 Modes<br>EN high, no load, PS3 Mode<br>EN high, PS4 Mode (Note 6) | Гасср | -<br>-<br>- | 0.7<br>0.7<br>- | 1.25<br>1.25<br>2 | mA<br>mA<br>μA | | V <sub>CCP</sub> Shutdown Current | EN low | I <sub>SDCCP</sub> | - | - | 2 | μΑ | | OUTPUT VOLTAGE | • | | | | | | | Output Voltage Range | (Note 5) | V <sub>OUT</sub> | 0 | _ | 2.3 | V | | DVID | | | | | | | | Fast Slew Rate | Default | FSR | | 48 | | mV/μs | | Soft Start Slew Rate | | SSSR | | FSR/4 | | mV/μs | | Slow Slew Rate | | SSR | | FSR/2<br>FSR/4<br>(default)<br>FSR/8<br>FSR/16 | | mV/μs | | DIFFERENTIAL VOLTAGE-SENSE | AMPLIFIER | | | | | | | DC Gain | VSP-VSN = 0.5 V to 2.3 V | GAIN_DVA | | 1.0 | | V/V | | –3dB Gain Bandwidth | CL = 20 pF to GND, RL = 10 k $\Omega$ to GND (Note 5) | BW_DVA | | 10 | | MHz | | VSP Input Voltage Range | (Note 5) | VSP | -0.3 | _ | 3.0 | V | | VSN Input Voltage Range | (Note 5) | VSN | -0.3 | _ | 0.3 | V | | Input Bias Current | VSP,CSREF = 1.3 V | I <sub>VSP</sub><br>I <sub>VSN</sub> | –15<br>–100 | | 15<br>100 | μA<br>nA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics for the listed test conditions, performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Guaranteed by design, not tested in production. 6. T<sub>J</sub> = 25°C. # **ELECTRICAL CHARACTERISTICS** (continued) $(V_{IN} = 8.4 \text{ V}, V_{CC} = V_{CCP} = 5 \text{ V}, V_{OUT} = 1.8 \text{ V}, \text{ typical values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J \text{ from } -40^{\circ}\text{C} \text{ to } 100^{\circ}\text{C}. \text{ unless otherwise noted.})$ | Characteristics | Test Conditions | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------|------|-----------|----------| | DIFFERENTIAL CURRENT-SENSE A | MPLIFIER | | | -71- | | | | DC Gain | (Note 5) | GAIN_DCA | 1 | 80 | | dB | | -3dB Gain Bandwidth | CL = 20 pF to GND, RL = 10 k $\Omega$ to GND (Note 5) | BW_DCA | | 10 | | MHz | | Input Offset Voltage | | V <sub>OS_CS</sub> | -300 | _ | 300 | μV | | Input Bias Current | CSSUM = CSREF = 1 V | I <sub>CSSUM</sub><br>I <sub>CSREF</sub> | -7.5<br>-10 | | 7.5<br>10 | nA<br>μA | | ERROR AMPLIFIER | • | • | • | • | | | | DC Gain | CL = 20 pF to GND, RL = 10 k $\Omega$ to GND (Note 5) | GAIN_EA | | 80 | | dB | | Unity Gain Bandwidth | CL = 20 pF to GND, RL = 10 k $\Omega$ to GND (Note 5) | BW_EA | | 20 | | MHz | | Slew Rate | $\Delta V_{in} = 100 \text{ mV}, G = -10 \text{ V/V}, \\ \Delta V_{out} = 1.5 \text{ V} - 2.5 \text{ V}, \\ \text{CL} = 20 \text{ pF to GND, RL} = 10 \text{ k}\Omega \text{ to} \\ \text{GND (Note 5)}$ | SR_EA | | 25 | | V/µs | | Output Voltage Swing | Isource_EA = 2 mA | Vmax_EA | 3.5 | _ | _ | V | | | Isink_EA = 2 mA | Vmin_EA | _ | _ | 1 | V | | FB Voltage | | V <sub>FB</sub> | | 1.3 | | V | | Input Bias Current | V <sub>FB</sub> = 1.3 V | I <sub>FB</sub> | -1.5 | | 1.5 | μΑ | | SWITCHING FREQUENCY | | | | | | | | Normal Operation Frequency<br>(Programmed by a resistor at FREQ<br>pin) | (Note 5) | FSW | 500 | | 1200 | kHz | | FREQ Output Voltage | | VFREQ | 1.95 | 2.0 | 2.05 | V | | CONTROL LOGIC | | | | | | | | ENABLE Input High Voltage | | VEN_H | 0.8 | _ | _ | V | | ENABLE Input Low Voltage | | VEN_L | - | _ | 0.3 | V | | ENABLE Input Hysteresis | | VEN_HYS | - | 300 | _ | mV | | ENABLE Input Bias Current | | IEN_BIAS | - | | 1.0 | μΑ | | VR_HOT# | | | • | • | • | - | | Output Low Voltage | I_VRHOT# = -4 mA | | _ | _ | 0.3 | V | | Output Leakage Current | High Impedance State, VRHOT# = 3.3 V | | -1.0 | _ | 1.0 | μΑ | | TSENSE | | | | | | | | Alert# Assert Threshold | | | | 491 | | mV | | Alert# De-assert Threshold | | | | 513 | | mV | | VR_HOT# Assert Threshold | | | | 472 | | mV | | VR_HOT# De-assert Threshold | | | | 494 | | mV | | TSENSE Bias Current | VTSENSE = 0.4 V | | 112 | 120 | 128 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Guaranteed by design, not tested in production. 6. T<sub>J</sub> = 25°C. # **ELECTRICAL CHARACTERISTICS** (continued) $(V_{IN} = 8.4 \text{ V}, V_{CC} = V_{CCP} = 5 \text{ V}, V_{OUT} = 1.8 \text{ V}, \text{ typical values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J \text{ from } -40^{\circ}\text{C} \text{ to } 100^{\circ}\text{C}. \text{ unless otherwise noted.})$ | Characteristics | Test Conditions | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|------|------|------| | VBOOT | • | • | • | • | • | | | Sensing Current | VVBOOT = GND | | | 10 | | μΑ | | IMAX | • | • | | | | | | Sensing Current | VIMAX = GND | | | 10 | | μΑ | | ADC | | • | • | | - | | | Voltage Range | | | 0 | | 2.0 | V | | Total Unadjusted Error (TUE) | | | -1 | | 1 | % | | Differential Nonlinearity (DNL) | 8-bit | | | | 1 | LSB | | Power Supply Sensitivity | | | | ±1 | | % | | Conversion Time | | | | 30 | | μs | | Round Robin | | | | 90 | | μs | | VR_READY (VRRDY Output) | | | | | | | | Rise Time | External 1 k $\Omega$ pull-up to 3.3 V, CTOT = 45 pF, $\Delta$ Vo = 10% to 90% | | | 100 | | ns | | Fall Time | External 1 k $\Omega$ pull–up to 3.3 V, CTOT = 45 pF, $\Delta$ Vo = 90% to 10% | | | 10 | | ns | | Output Voltage at Power–Up | Pulled up to 5 V via 2 kΩ | | _ | _ | 1.0 | V | | VR_READY Delay (Rising) | DAC = Target to VR_READY | | | 50 | | μs | | VR_READY Delay (Falling) | From OCP or OVP | | | 5 | | μs | | VRRDY Pin Low Voltage | Voltage at VRRDY pin with 4mA sink current | VPG_L | - | _ | 0.3 | V | | VRRDY Pin Leakage Current | VRRDY = 5 V | PG_LK | -1.0 | _ | 1.0 | μΑ | | OVER VOLTAGE PROTECTION | | | | | | | | Absolute Over Voltage Threshold<br>During Soft–Start | | | 2.8 | 2.9 | 3.0 | V | | Over Voltage Threshold Above DAC | VSP rising | | 350 | 400 | 425 | mV | | Over Voltage Delay | VSP rising to GH low | | | 50 | | ns | | UNDER VOLTAGE PROTECTION | • | • | | | | | | Under Voltage Threshold Below DAC | VSP falling | | 250 | 300 | 350 | mV | | Under-voltage Delay | | | | 5 | | μs | | OVER CURRENT PROTECTION | | • | • | | - | | | ILIM Threshold Current<br>(OCP shutdown after 50 μs delay) | | I <sub>LIMTH_</sub> SLOW | 8.5 | 10.0 | 12.0 | μΑ | | ILIM Threshold Current (immediate OCP shutdown) | | I <sub>LIMTH_FAST</sub> | 12.0 | 15.0 | 18.0 | μΑ | | IOUT OUTPUT | | | | | | | | Current Gain | $\label{eq:control_control} \begin{array}{l} \mbox{(IOUTCURRENT) / (ILIMCURRENT);} \\ \mbox{RILIM} = 20 \ k\Omega; \ \mbox{RIOUT} = 5.0 \ k\Omega; \\ \mbox{DAC} = 0.8 \ \mbox{V, 1.25 V, 1.52 V} \end{array}$ | | 9.5 | 10 | 10.5 | A/A | | Input Referred Offset Voltage | ILIM - CSREF | | -5.5 | - | 5.5 | mV | | Output Source Current | ILIM sink current = 80 μA | | | 800 | | μΑ | | | - | | | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics for the listed test conditions. 5. Guaranteed by design, not tested in production. 6. T<sub>J</sub> = 25°C. # **ELECTRICAL CHARACTERISTICS** (continued) $(V_{IN} = 8.4 \text{ V}, V_{CC} = V_{CCP} = 5 \text{ V}, V_{OUT} = 1.8 \text{ V}, \text{typical values are referenced to } T_J = 25^{\circ}\text{C}, \text{ Min and Max values are referenced to } T_J \text{ from } -40^{\circ}\text{C} \text{ to } 100^{\circ}\text{C}. \text{ unless otherwise noted.})$ | Characteristics | Test Conditions | Symbol | Min | Тур | Max | Unit | |---------------------------------|------------------------------------------------|---------------------|-----|------|------|------| | HIGH-SIDE MOSFET | | | | | | | | Drain-to-Source ON Resistance | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 10 A | R <sub>ON_H</sub> | _ | 8.0 | _ | mΩ | | LOW-SIDE MOSFET | | | | | | | | Drain-to-Source ON Resistance | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 10 A | R <sub>ON_L</sub> | _ | 4.0 | _ | mΩ | | HIGH-SIDE GATE DRIVE | | | | | | | | Pull-High Drive ON Resistance | $V_{BST} - V_{SW} = 5 V$ | R <sub>DRV_HH</sub> | _ | 1.2 | 2.9 | Ω | | Pull-Low Drive ON Resistance | $V_{BST} - V_{SW} = 5 V$ | R <sub>DRV_HL</sub> | _ | 0.8 | 2.2 | Ω | | GH Propagation Delay Time | From GL falling to GH rising | T <sub>GH_d</sub> | | 15 | | ns | | LOW-SIDE GATE DRIVE | | | | | | | | Pull-High Drive ON Resistance | V <sub>CCP</sub> – V <sub>PGND</sub> = 5 V | R <sub>DRV_LH</sub> | _ | 0.9 | 3.0 | Ω | | Pull-Low Drive ON Resistance | V <sub>CCP</sub> – V <sub>PGND</sub> = 5 V | R <sub>DRV_LL</sub> | _ | 0.4 | 1.25 | Ω | | GL Propagation Delay Time | From GH falling to GL rising | T <sub>GL_d</sub> | | 10 | | ns | | SW to PGND RESISTANCE | | | | | | | | SW to PGND Pull-Down Resistance | (Note 5) | R <sub>SW</sub> | - | 1.88 | _ | kΩ | | BOOTSTRAP RECTIFIER SWITCH | | | | | | | | On Resistance | EN = L or EN = H and DRVL = H | R <sub>on_BST</sub> | 5 | 13 | 22 | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 5. Guaranteed by design, not tested in production. 6. $T_J = 25^{\circ}C$ . NOTE: Timing is referenced to the 90% and 10% points, unless otherwise noted. Figure 4. Timing Diagram of Gate Drivers # **Table 1. STATE TRUTH TABLE** | STATE | VR_RDY Pin | Error AMP Comp<br>Pin | OVP<br>& UVP | Method of Reset | |--------------------------------------------------------------------|-------------------------------------------------------|-----------------------|----------------------|-----------------| | POR<br>0 < VCC < UVLO | N/A | N/A | N/A | | | Disabled<br>EN < threshold<br>UVLO > threshold | Low | Low | Disabled | | | Start up Delay & Calibration<br>EN > threshold<br>UVLO > threshold | Low | Low | Disabled | | | Soft Start<br>EN > threshold<br>UVLO > threshold | Low | Operational | Active /<br>No latch | | | Normal Operation<br>EN > threshold<br>UVLO > threshold | High | Operational | Active / Latching | N/A | | Over Voltage | Low | N/A | DAC + 400 mV | | | Over Current | Low | Operational | Last DAC Code | | | V <sub>OUT</sub> = 0 V | Low: if<br>Reg34h:bit0=0;<br>High:if<br>Reg34h:bit0=1 | Clamped at 0.9 V | Disabled | | #### **DETAILED DESCRIPTION** #### General The NCP81149, a single-phase synchronous buck regulator, integrates power MOSFETs to provide a high-efficiency and compact-footprint power management solution for new generation computing CPUs. The device is able to deliver up to 14 A TDC output current on an adjustable output with SVID interface. Operating in high switching frequency up to 1.2 MHz allows employing small size inductors and capacitors while maintaining high efficiency due to integrated solution with high performance power MOSFETs. Current-mode RPM control with feedforward from both input power supply and output voltage ensures stable operation over wide operation condition. #### Serial VID interface (SVID) For SVID Interface communication details please contact Intel Inc. # **Boot Voltage** The NCP81149 has a Vboot voltage can be externally programmed by a resistor connected to the VBOOT pin. A $10~\mu A$ current is sourced from the VBOOT pin and the resulting voltage is measured. Table 2 shows the boot voltage configuration. This value is set on power up and cannot be changed after the initial power up sequence is complete. **Table 2. BOOT VOLTAGE CONFIGURATION** | Resistance at Vboot Pin | Boot Voltage | |-------------------------|--------------| | 30.1k | 0 V | | 49.9k | 1.65 V | | 69.8k | 1.70 V | | 90.9k | 1.75 V | #### **Current-Mode RPM Operation** The NCP81149 operates with the current—mode Ramp—Pulse—Modulation (RPM) scheme in PS0/1/2/3 operation modes. In forced CCM mode, the inductor current is always continuous and the device operates in quasi—fixed switching frequency, which has a typical value programmed by users through a resistor at pin FREQ. In auto CCM/DCM mode, the inductor current is continuous and the device operates in quasi—fixed switching frequency in medium and heavy load range, while the inductor current becomes discontinuous and the device automatically operates in PFM mode with an adaptive fixed on time and variable switching frequency in light load range. #### **Switching Frequency** Switching frequency is programmed by a resistor RFREQ to ground at the FREQ pin. The typical frequency range is from 500 kHz to 1.2 MHz. The FREQ pin provides approximately 2 V out and the source current is mirrored into the internal ramp generator. The switching frequency can be found in Figure 5 with a given RFREQ. The frequency shown in Figure 5 is under condition of 10 A output current at VID = 1.7 V. The frequency has a variation over VID voltage and loading current, which maintains similar output ripple voltage over different operation condition. Figure 6 shows frequency variations over the VID voltage range. Figure 5. Switching Frequency vs. R<sub>FREQ</sub> Figure 6. Switching Frequency vs. VID Voltage # **Remote Voltage Sense** A high performance differential amplifier is provided to accurately sense the output voltage of the regulator. The VSP and VSN inputs should be connected to the regulator's output voltage sense points. The output (DIFOUT) of the remote sense amplifier is a sum of the error voltage (between the output VSP-VSN and the DAC), a load-line voltage VDROOP, and a 1.3 V DC bias. $$V_{DIFOUT} = (V_{VSP} - V_{VSN}) + (1.3 V - V_{DAC}) + V_{DROOP}$$ (eq. 1) The VDROOP voltage is zero for non DC load line applications. In applications with a DC load line, the VDROOP voltage is a half of the voltage difference between the CSCOMP pin and the CSREF pin. $$V_{DROOP} = 0.5 \cdot V_{CS} = 0.5 \cdot (V_{CSREF} - V_{CSCOMP})$$ (eq. 2) The DIFOUT signal then goes through a compensation network and into the inverting input (FB pin) of an error amplifier. The non–inverting input of the error amplifier is connected to the same 1.3 V used for the differential sense amplifier output bias. Figure 7. Differential Current-Sense Circuit Diagram #### **Differential Current Sense** The differential current—sense circuit diagram is shown in Figure 7. An internally—used voltage signal Vcs, representing the inductor current level, is the voltage difference between CSREF and CSCOMP. The output side of the inductor is used to create a low impedance virtual ground. The current—sense amplifier actively filters and gains up the voltage applied across the inductor to recover the voltage drop across the inductor's DC resistance (DCR). RCS\_NTC is placed close to the inductor to sense the temperature. This allows the filter time constant and gain to be a function of the Rth\_NTC resistor and compensate for the change in the DCR with temperature. The DC gain in the current sensing loop is $$G_{CS} = \frac{V_{CS}}{V_{DCR}} = \frac{V_{CSREF} - V_{CSCOMP}}{I_{OUT} \cdot DCR} = \frac{R_{CS}}{R_{CS3}}$$ (eq. 3) Where $$R_{CS} = R_{CS2} + \frac{R_{CS1} \cdot R_{CS\_NTC}}{R_{CS1} + R_{CS\ NTC}}$$ (eq. 4) The values of Rcs1 and Rcs2 are set based on a 220k NTC thermistor and the temperature effect of the inductor and thus usually they should not need to be changed. The gain Gcs can be adjusted by the value change of the Rcs3 resistor. The internal Vcs voltage should be set to the output voltage droop in applications with a DC load line requirement. In no droop applications, the gain Gcs should be set to provide about 100mV across the current limit programming resistor at full load. In order to recover the inductor DCR voltage drop current signal, the pole frequency in the CSCOMP filter should be set equal to the zero from the output inductor, that means $$C_{CS1} + C_{CS2} = \frac{L}{DCR \cdot R_{CS}}$$ (eq. 5) Ccs1 and Ccs2 are in parallel to allow for a fine tuning of the time constant using commonly available values. In applications with a droop voltage VDROOP, the DC load line LL can be obtained by $$\begin{aligned} \text{LL} &= \frac{\text{V}_{\text{DROOP}}}{\text{I}_{\text{OUT}}} = \frac{0.5 \cdot \left(\text{V}_{\text{CSREF}} - \text{V}_{\text{CSCOMP}}\right)}{\text{I}_{\text{OUT}}} \\ &= 0.5 \cdot \frac{\text{R}_{\text{CS}}}{\text{R}_{\text{CS3}}} \cdot \text{DCR} \end{aligned}$$ (eq. 6) #### **Over Current Protection** The NCP81149 provides two different types of current limit protection. Current limits are programmed with a resistor RILIM between the CSCOMP pin and the ILIM pin. The current from the ILIM pin to this resistor is then compared to two internal currents (10 $\mu$ A and 15 $\mu$ A) corresponding to two different current limit thresholds ILIM and ILIM\_Fast (150% of ILIM level). If the ILIM pin current exceeds the 10 $\mu$ A level, an internal latch—off timer starts. The controller shuts down if the fault is not removed after 50 $\mu$ s. If the current into the pin exceeds 15 $\mu$ A the controller will shut down immediately. To recover from an OCP fault the EN pin must be cycled low. The value of RILIM can be designed using the following equation with a required over current protection threshold ILIM and a known current—sense network. $$\begin{split} R_{ILIM} &= \frac{V_{CS}@I_{LIM}}{10\mu} = \frac{R_{CS}}{R_{CS3}} \cdot I_{LIM\_PK} \cdot DCR \cdot 10^5 \\ &= \frac{R_{CS}}{R_{CS3}} \cdot \left(I_{LIM} + \frac{\left(V_{IN} - V_{OUT}\right) \cdot V_{OUT}}{2 \cdot L \cdot F_{SW} \cdot V_{IN}}\right) \cdot DCR \cdot 10^5 \end{split}$$ #### ICC\_MAX A resistor to ground is monitored on startup and this sets the ICCmax value. A 10 $\mu$ A current is sourced from this pin to generate a voltage on the program resistor. The resistor value can be determined from the below equation. The resistor value should be no less than 10k. ICC\_MAX = $$\frac{R_{ICCMAX} \cdot 10\mu \cdot 64}{2} = R_{ICCMAX} \cdot 3.2 \cdot 10^{-4}$$ (eq. 8) #### **IOUT** The IOUT pin sources a current equal to the ILIM sink current gained by the IOUT Current Gain (10 typ.). The voltage of the IOUT pin is monitored by the internal A/D converter and should be scaled with an external resistor to ground such that a load equal to ICCMAX generates a 2 V signal on IOUT. A pull–up resistor to 5 V $V_{CC}$ can be used to offset the IOUT signal positive if needed. $$R_{\text{IOUT}} = \frac{2}{10 \cdot V_{\text{CS}}@\text{ICC\_MAX}} \cdot R_{\text{ILIM}}$$ $$= \frac{1}{5 \cdot \frac{R_{\text{CS}}}{R_{\text{CS3}}} \cdot \text{ICC\_MAX} \cdot \text{DCR}} \cdot R_{\text{ILIM}}$$ (eq. 9) #### Input UVLO Protection NCP81149 monitors supply voltages at the VCC pin and the VIN pins in order to provide under voltage protection. If either supply drops below its threshold, the controller will shut down the outputs. Upon recovery of the supplies, the controller reenters its startup sequence, and soft start begins. ## **Output Under-Voltage Protection** The output voltage is monitored by a dedicated differential amplifier. If the output falls below target by more than "Under Voltage Threshold below DAC-Droop", the UVL comparator sends the VR\_RDY signal low. # **Output Over-Voltage Protection** During normal operation the output voltage is monitored at the differential inputs VSP and VSN. If the output voltage exceeds the DAC voltage by "Over Voltage Threshold above DAC", GH will be forced low, and GL will go high. After the OVP trips, the DAC ramps slowly down to zero to avoid a negative output voltage spike during shutdown. If the DAC+OVP Threshold drops below the output, GL will again go high, and will toggle between low and high as the output voltage follows the DAC+OVP Threshold down. When the DAC gets to zero, the GH will be held low and the GL will remain high. To reset the part, the EN pin must be cycled low. During soft—start, the OVP threshold is set to 2.9 V. This allows the controller to start up without false triggering the OVP. Figure 8. Function of Over Voltage Protection #### **Temperature Sense and Thermal Alert** The NCP81149 provides an external temperature sense and a thermal alert in normal operation mode. The temperature sense and thermal alert circuit diagram is shown in Figure 9. A precision current ITSENSE is sourced out the output of the TSENSE pin to generate a voltage across the temperature sense network, which consists of a NTC thermistor R\_NTC(100kOhm typ.), two resistors R\_COMP1 (0 $\Omega$ typ.) and R\_COMP2 (8.2 k $\Omega$ typ.), and a filter capacitor C\_Filter (0.1 µF typ.). The voltage on the temperature sense input is sampled by the internal A/D converter and then digitally converted to temperature and stored in SVID register 17h. Usually the thermistor is placed close to a hot spot like inductor or NCP81149 itself. A 100k thermistor similar to NCP15WF104D03RC should be used. The NCP81149 also monitors the voltage at the TSENSE pin and compares the voltage to internal thresholds and assert ALERT# or VRHOT# once it trips the thresholds. The DC voltage at TSENSE pin can be calculated by $$V_{TSENSE} = I_{TENSE} \cdot \left( R_{COMP1} + \frac{R_{COMP2} \cdot R_{NTC\_T}}{R_{COMP2} + R_{NTC\_T}} \right)$$ (eq. 10) RNTC\_T is the resistance of R\_NTC at an absolute temperature T, which is obtained by $$R_{NTC\_T} = R_{NTC\_T0} \cdot exp\left(B \cdot \left(\frac{1}{T} - \frac{1}{T_0}\right)\right)$$ (eq. 11) where $R_{NTC\_T0}$ is a known resistance of $R\_NTC$ at an absolute temperature $T_0$ , and B is the B–constant of $R\_NTC$ . Figure 9. Temperature Sense and Thermal Alert Circuit Diagram #### LAYOUT GUIDELINES # **Electrical Layout Considerations** Good electrical layout is a key to make sure proper operation, high efficiency, and noise reduction. Electrical layout guidelines are: - Power Paths: Use wide and short traces for power paths (such as VIN, VOUT, SW, and PGND) to reduce parasitic inductance and high-frequency loop area. It is also good for efficiency improvement. - Power Supply Decoupling: The device should be well decoupled by input capacitors and input loop area should be as small as possible to reduce parasitic inductance, input voltage spike, and noise emission. Usually, a small low–ESL MLCC is placed very close to VIN and PGND pins. - VCC Decoupling: Place decoupling caps as close as possible to the controller VCC and VCCP pins. The filter resistor at VCC pin should be not higher than $2.2 \Omega$ to prevent large voltage drop. - Switching Node: SW node should be a copper pour, but compact because it is also a noise source. - Bootstrap: The bootstrap cap and an option resistor need to be very close and directly connected between pin 8 (BST) and pin 10 (SW). No need to externally connect pin 10 to SW node because it has been internally connected to other SW pins. - Ground: It would be good to have separated ground planes for PGND and GND and connect the two planes at one point. Directly connect GND pin to the exposed pad and then connect to GND ground plane through vias. - Voltage Sense: Use Kelvin sense pair and arrange a "quiet" path for the differential output voltage sense. - Current Sense: Careful layout for current sensing is critical for jitter minimization, accurate current limiting, and IOUT reporting. The filter cap from CSCOMP to CSREF should be close to the controller. The temperature compensating thermistor should be placed as close as possible to the inductor. The wiring path should be kept as short as possible and well away from the switch node. - Compensation Network: The small feedback cap from COMP to FB should be as close to the controller as possible. Keep the FB traces short to minimize their capacitance to ground. - SVID Bus: For SVID Interface communication details please contact Intel Inc. # **Thermal Layout Considerations** Good thermal layout helps high power dissipation from a small package with reduced temperature rise. Thermal layout guidelines are: - The exposed pads must be well soldered on the board. - A four or more layers PCB board with solid ground planes is preferred for better heat dissipation. - More free vias are welcome to be around IC and underneath the exposed pads to connect the inner ground layers to reduce thermal impedance. - Use large area copper pour to help thermal conduction and radiation. - Do not put the inductor to be too close to the IC, thus the heat sources are distributed. | *For additional information on our Pb-Free strategy and soldering | |-------------------------------------------------------------------| | details, please download the ON Semiconductor Soldering and | | Mounting Techniques Reference Manual, SOLDERRM/D. | | DOCUMENT NUMBER: | 98AON80730E | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" | | |------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | QFN48, 6x6, 0.4MM PITCH | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales