

# Linear Regulator – Wide Input Voltage Range, Ultra-Low Iq, High PSRR, Adjustable Output Voltage

# 5 mA

# NCP786L

The NCP786L is high-performance linear regulator, offering a very wide operating input voltage range of up to 450 V DC, with an output current of up to 5 mA. Ideal for high input voltage applications such as industrial and home metering, home appliances. The NCP786L family offers ±5% initial accuracy, extremely high-power supply rejection ratio and ultra-low quiescent current. The NCP786L family is optimized for high-voltage line and load transients, making them ideal for harsh environment applications. The output voltage can be set by resistor divider in range from 1.27 V up to 15 V. SOT-223 Pb-free package with high allowable power dissipation keep small footprint at space sensitive applications.

#### **Features**

• Wide Input Voltage Range:

DC: Up to 450 V

AC: 85 V to 260 V (half-wave rectifier and 2.2 µF capacitor)

- 5 mA Guaranteed Output Current
- Ultra Low Quiescent Current: Typ. 10  $\mu$ A ( $V_{OUT} \le 15 \text{ V}$ )
- ±5% Accuracy Over Full Load, Line and Temperature Variations
- Ultra-high PSRR: 70 dB at 60 Hz, 90 dB at 100 kHz
- Stable with Ceramic Output Capacitor 2.2 μF MLCC
- Thermal Shutdown and Current Limit Protection
- Available in Thermally Enhanced SOT–223 Package
- This is a Pb-Free Device

#### **Typical Applications**

- Industrial Applications, Home Appliances
- Home Metering / Network Application
- Off-line Power Supplies



Figure 1. Typical Applications

1



#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year W = Work Week

XXXXX = Specific Device Code = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.



Figure 2. Simplified Internal Block Diagram

#### **Table 1. PIN FUNCTION DESCRIPTION**

| Pin No.<br>(SOT-223) | Pin Name | Description                                                                 |
|----------------------|----------|-----------------------------------------------------------------------------|
| 1                    | VIN      | Supply Voltage Input. Connect 1 μF or 2.2 μF capacitor from VIN to GND.     |
| 2                    | ADJ      | ADJ pin for output voltage setting via resistors divider.                   |
| 3                    | VOUT     | Regulator Output. Connect 2.2 μF or higher MLCC capacitor from VOUT to GND. |
| 4 (Tab)              | GND      | Ground connection.                                                          |

# **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Symbol              | Rating                                                                  | Value       | Unit |
|---------------------|-------------------------------------------------------------------------|-------------|------|
| V <sub>IN</sub>     | Input Voltage (Note 1)                                                  | -0.3 to 700 | V    |
| V <sub>OUT</sub>    | Output Voltage                                                          | -0.3 to 18  | V    |
| V <sub>EN</sub>     | Enable Pin Voltage                                                      | -0.3 to 5.5 | V    |
| T <sub>J(MAX)</sub> | Maximum Junction Temperature                                            | 125         | °C   |
| T <sub>STG</sub>    | Storage Temperature                                                     | -55 to 150  | °C   |
| ESD <sub>HBM</sub>  | ESD Capability, Human Body Model (All pins except HV pin no.1) (Note 2) | 2000        | V    |
| ESD <sub>MM</sub>   | ESD Capability, Machine Model (Note 2)                                  | 200         | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Peak 650 V max 1 ms non repeated for 1 s
- 2. This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114)

  - ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)
  - Latch-up Current Maximum Rating tested per JEDEC standard: JESD78.

# **Table 3. THERMAL CHARACTERISTICS**

| Symbol         | Rating                                                               | Value | Unit |
|----------------|----------------------------------------------------------------------|-------|------|
| $R_{	heta JA}$ | Thermal Characteristics, SOT-223 Thermal Resistance, Junction-to-Air | 73    | °C/W |

Table 4. ELECTRICAL CHARACTERISTICS NCP786L Adj.  $-40^{\circ}\text{C} \le T_{J} \le 85^{\circ}\text{C}$ ;  $V_{IN} = 340 \text{ V}$ ;  $I_{OUT} = 100 \ \mu\text{A}$ ,  $C_{IN} = 2.2 \ \mu\text{F}$ ,  $C_{OUT} = 10 \ \mu\text{F}$ , unless otherwise noted. Typical values are at  $T_{J} = +25^{\circ}\text{C}$ . (Note 3)

| Symbol              | Parameter                             | Test Conditions                                                                                |           | Min  | Тур   | Max  | Unit  |
|---------------------|---------------------------------------|------------------------------------------------------------------------------------------------|-----------|------|-------|------|-------|
| V <sub>IN</sub>     | Operating Input Voltage DC            |                                                                                                |           |      |       | 450  | V     |
| Voutmax             | Maximum output voltage                | $-40^{\circ}$ C ≤ T <sub>J</sub> ≤ 85°C, lout = 100 μA,<br>55 V ≤ Vin ≤ 450 V                  |           |      | 15    |      | V     |
| $V_{REF}$           | Reference Voltage Accuracy            | T <sub>J</sub> = 25°C, lout = 100 μA, 55 V ≤ Vin :                                             | ≤ 450 V   | -3%  | 1.275 | +3%  | V     |
| $V_{REF}$           |                                       | -40°C ≤ T <sub>J</sub> ≤ 85°C, lout = 100 μA,<br>55 V ≤ Vin ≤ 450 V                            |           | -5%  | 1.275 | +5%  | V     |
| Reg <sub>LINE</sub> | Line Regulation                       | V <sub>IN</sub> = 55 V to 450 V, lout = 100 μA                                                 |           | -0.5 | 0.1   | +0.5 | %     |
| Reg <sub>LOAD</sub> | Load Regulation                       | 0.1 mA ≤ I <sub>OUT</sub> ≤ 5 mA, Vin = 55 V                                                   |           |      | 0.66  | +1.0 | %     |
| I <sub>OUT</sub>    | Maximum Output Current                | 55 V ≤ Vin ≤ 450 V, (Note 4)                                                                   |           |      |       |      | mA    |
| I <sub>GND</sub>    | Quiescent Current                     | I <sub>OUT</sub> = 0, 55 V ≤ Vin ≤ 450 V                                                       |           |      | 10    | 15   | μΑ    |
|                     | Ground current                        | 55 V ≤ Vin ≤ 450 V, (Note 4)<br>0 < I <sub>OUT</sub> ≤ 5 mA                                    |           |      |       | 25   | μΑ    |
|                     | ADJ Pin current                       |                                                                                                |           |      | 150   |      | nA    |
| PSRR                | Power Supply Rejection Ratio          | Vin = 340 VDC +1 Vpp modulation, lout = 100 $\mu$ A                                            | f = 1 kHz |      | 65    |      | dB    |
| V <sub>NOISE</sub>  | Noise (Note 5)                        | $f$ = 10 Hz to 100 kHz Vin = 340 VDC, lout = 1 mA, $V_{OUT}$ = 1.27 V, $C_{OUT}$ = 2.2 $\mu F$ |           |      | 146   |      | μVrms |
| T <sub>SD</sub>     | Thermal Shutdown Temperature (Note 5) | Temperature increasing from T <sub>J</sub> = +25°C                                             |           |      | 145   |      | °C    |
| T <sub>SDH</sub>    | Thermal Shutdown Hysteresis (Note 5)  | Temperature falling from T <sub>SD</sub>                                                       |           | -    | 10    | -    | °C    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>3.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization production tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

<sup>4.</sup> Respect to Safe Operating Area

<sup>5.</sup> Guaranteed by design

## **TYPICAL CHARACTERISTICS**

QUIESCENT CURRENT (µA)



Figure 3. Output Voltage vs. Temperature



Figure 4. Quiescent Current vs. Input Voltage



Figure 5. Output Voltage vs. Output Current



Figure 6. Output Voltage Noise Density vs. Frequency

#### APPLICATION INFORMATION

The typical application circuit for the NCP786L device is shown below.



Figure 7. Typical Application Schematic

#### Input Decoupling (C1)

A 1.0  $\mu F$  capacitor either ceramic or electrolytic is recommended and should be connected close to the input pin of NCP786L. Higher value 2.2  $\mu F$  is necessary to keep the input voltage above the required minimum input voltage at full load for AC voltage as low as 85 V with half wave rectifier. The capacitor 1  $\mu F$  could be acceptable for DC input voltage from 55 V up to 450 V or AC input voltage 235 V  $\pm 20\%$ . There must be assured minimum Input Voltage more than 55 V at input pin of NCP786L regulator in order to keep stable desired output voltage with guaranteed parameters at AC supply.

#### **Output Decoupling (C2)**

The NCP786L Regulator does not require any specific Equivalent Series Resistance (ESR). Thus capacitors exhibiting ESRs ranging from a few m $\Omega$  up to 0.5  $\Omega$  can be used safely. The minimum decoupling value is 2.2  $\mu$ F. The regulator accepts ceramic chip capacitors as well as tantalum devices or low ESR electrolytic capacitors. Larger values improve noise rejection and especially load transient response.

#### **Layout Recommendations**

Please be sure that the  $V_{IN}$  and GND lines are sufficiently wide. When the impedance of these lines is high, there is a chance to pick up a noise or to cause the malfunction of regulator by induced parasitic signal.

Set external components, especially the output capacitor, as close as possible to the circuit, and make leads as short as possible.

#### **Thermal**

As power across the NCP786L increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design layout and used package. Mounting pad configuration on the PCB, the board material, and also the ambient temperature affect the rate of temperature rise for the part. This is stating that when the NCP786L has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power dissipation applications.

# **Output Voltage**

The output voltage can be set by using a resistor divider as shown in Figure 1 with a range of 1.27 to 15 V. The appropriate resistor divider can be found by solving the equation below.

$$V_{OUT} = 1.27 \times \left(1 + \frac{R1}{R2}\right) + \left(I_{ADJ} \times R1\right) \ \ (eq. \ 1)$$

The recommended current through the resistor divider is from 1  $\mu A$  to 3  $\mu A$  in order to keep negligible ADJ pin consumption. In this case we can simplify the Equation 1 to:

$$V_{OUT} = 1.27 \times \left(1 + \frac{R1}{R2}\right)$$
 (eq. 2)

# **ORDERING INFORMATION:**

| Part Number     | Output Voltage | Case | Package  | Marking | Shipping <sup>†</sup> |
|-----------------|----------------|------|----------|---------|-----------------------|
| NCP786LSTADJT3G | ADJ            | 318E | SOT223-4 | RRA     | 1000 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





SOT-223 (TO-261) CASE 318E-04 ISSUE R

**DATE 02 OCT 2018** 











#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE.
- 4. DATUMS A AND B ARE DETERMINED AT DATUM H.
- 5. AI IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY.
- 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61.

|     | MILLIMETERS |          |      |  |
|-----|-------------|----------|------|--|
| DIM | MIN.        | N□M.     | MAX. |  |
| Α   | 1.50        | 1.63     | 1.75 |  |
| A1  | 0.02        | 0.06     | 0.10 |  |
| b   | 0.60        | 0.75     | 0.89 |  |
| b1  | 2.90        | 3.06     | 3.20 |  |
| c   | 0.24        | 0.29     | 0.35 |  |
| D   | 6.30        | 6.50     | 6.70 |  |
| E   | 3.30        | 3.50     | 3.70 |  |
| е   |             | 5'30 B2C | ,    |  |
| L   | 0.20        |          |      |  |
| L1  | 1.50        | 1.75     | 2.00 |  |
| He  | 6.70        | 7.00     | 7.30 |  |
| θ   | 0°          |          | 10°  |  |



RECOMMENDED MOUNTING FOOTPRINT

| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-223 (TO-261) |                                                                                                                                                                                   | PAGE 1 OF 2 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# **SOT-223 (TO-261)** CASE 318E-04 ISSUE R

**DATE 02 OCT 2018** 

| STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR      | STYLE 2:<br>PIN 1. ANODE<br>2. CATHODE<br>3. NC<br>4. CATHODE        | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN           | STYLE 4:<br>PIN 1. SOURCE<br>2. DRAIN<br>3. GATE<br>4. DRAIN   | STYLE 5:<br>PIN 1. DRAIN<br>2. GATE<br>3. SOURCE<br>4. GATE    |
|----------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|
| STYLE 6:<br>PIN 1. RETURN<br>2. INPUT<br>3. OUTPUT<br>4. INPUT | STYLE 7:<br>PIN 1. ANODE 1<br>2. CATHODE<br>3. ANODE 2<br>4. CATHODE | STYLE 8:<br>CANCELLED                                                  | STYLE 9:<br>PIN 1. INPUT<br>2. GROUND<br>3. LOGIC<br>4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE |
| STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2      | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT         | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR |                                                                |                                                                |

# GENERIC MARKING DIAGRAM\*



A = Assembly Location

Y = Year W = Work Week

XXXXX = Specific Device Code

= Pb-Free Package

(Note: Microdot may be in either location)
\*This information is generic. Please refer to
device data sheet for actual part marking.
Pb-Free indicator, "G" or microdot "•", may
or may not be present. Some products may

not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42680B      | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOT-223 (TO-261) |                                                                                                                                                                                  | PAGE 2 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales