# onsemi

# Current-Mode PWM Controller for Off-line Power Supplies NCP1250

The NCP1250 is a highly integrated PWM controller capable of delivering a rugged and high performance offline power supply in a tiny TSOP-6 or PDIP-8 package. With a supply range up to 28 V, the controller hosts a jittered 65 kHz or 100 kHz switching circuitry operated in peak current mode control. When the power on the secondary side starts to decrease, the controller automatically folds back its switching frequency down to a minimum level of 26 kHz. As the power further goes down, the part enters skip cycle while limiting the peak current.

Over Power Protection (OPP) is a difficult exercise especially when no-load standby requirements drive the converter specifications. The ON proprietary integrated OPP lets you harness the maximum delivered power without affecting your standby performance simply via two external resistors. An Over Voltage Protection input is also combined on the same pin and protects the whole circuitry in case of optocoupler failure or adverse open loop operation.

Finally, a timer-based short-circuit protection offers the best protection scheme, letting you precisely select the protection trip point irrespective of a loose coupling between the auxiliary and the power windings.

#### Features

- Fixed-Frequency 65 or 100 kHz Current-Mode Control Operation
- Internal and Adjustable Over Power Protection (OPP) Circuit
- Frequency Foldback Down to 26 kHz and Skip-Cycle in Light Load Conditions
- Internal Ramp Compensation
- Internal Fixed 4 ms Soft-Start
- 100 ms Timer-Based Auto-Recovery Short-Circuit Protection
- Frequency Jittering in Normal and Frequency Foldback Modes
- Option for Auto-Recovery or Latched Short-Circuit Protection
- OVP Input for Improved Robustness
- Up to 28 V V<sub>CC</sub> Operation
- +300 mA/-500 mA Source/Sink Drive Capability
- Less than 100 mW Standby Power at High Line
- EPS 2.0 Compliant
- These are Pb-Free Devices

#### **Typical Applications**

- ac-dc Converters for TVs, Set-top Boxes and Printers
- Offline Adapters for Notebooks and Netbooks





# **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 3.



Figure 1. Typical Application Example (TSOP-6)

# **PIN DESCRIPTION**

| Piı    | Pin N°                  |                 |                                                          |                                                                                                                                                          |
|--------|-------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDIP-8 | PDIP-8 TSSOP-6 Pin Name |                 | Function                                                 | Pin Description                                                                                                                                          |
| 1      | 1                       | GND             | _                                                        | The controller ground.                                                                                                                                   |
| 6      | 2                       | FB              | Feedback pin                                             | Hooking an optocoupler collector to this pin will allow regulation.                                                                                      |
| 8      | 3                       | OPP/OVP         | Adjust the Over Power Protection<br>Latches off the part | A resistive divider from the auxiliary winding to this<br>pin sets the OPP compensation level. When brought<br>above 3 V, the part is fully latched off. |
| 5      | 4                       | CS              | Current sense + ramp<br>compensation                     | This pin monitors the primary peak current but also offers a means to introduce ramp compensation.                                                       |
| 4      | 5                       | V <sub>CC</sub> | Supplies the controller                                  | This pin is connected to an external auxiliary voltage and supplies the controller.                                                                      |
| 2      | 6                       | DRV             | Driver output                                            | The driver's output to an external MOSFET gate.                                                                                                          |

### OPTIONS

| Controller       | Frequency | OCP Latched | OCP Auto-Recovery |
|------------------|-----------|-------------|-------------------|
| NCP1250ASN65T1G  | 65 kHz    | Yes         | No                |
| NCP1250BSN65T1G  | 65 kHz    | No          | Yes               |
| NCP1250ASN100T1G | 100 kHz   | Yes         | No                |
| NCP1250BSN100T1G | 100 kHz   | No          | Yes               |
| NCP1250BP65G     | 65 kHz    | No          | Yes               |

### **ORDERING INFORMATION**

| Device          | Package Marking | OCP Protection | Switching Frequency | Package             | Shipping <sup>†</sup> |
|-----------------|-----------------|----------------|---------------------|---------------------|-----------------------|
| NCP1250BSN65T1G | 252             | Autorecovery   | 65 kHz              | TSOP-6<br>(Pb-Free) | 3000 /<br>Tape & Reel |
| NCP1250BP65G    | 1250B65         | Autorecovery   | 65 kHz              | PDIP-8<br>(Pb-Free) | 50 Units / Rail       |

### DISCONTINUED (Note 1)

| NCP1250ASN65T1G  | 25A | Latch        | 65 kHz  | TSOP-6<br>(Pb-Free) | 3000 /<br>Tape & Reel |
|------------------|-----|--------------|---------|---------------------|-----------------------|
| NCP1250ASN100T1G | 25C | Latch        | 100 kHz | (PD-Fiee)           | Tape & Reel           |
| NCP1250BSN100T1G | 25D | Autorecovery | 100 kHz |                     |                       |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

1. **DISCONTINUED:** These devices are not recommended for new design. Please contact your **onsemi** representative for information. The most current information on these devices may be available on <u>www.onsemi.com</u>.



Figure 2. Internal Circuit Architecture

#### MAXIMUM RATINGS TABLE

| Symbol               | Rating                                                                  | Value                 | Unit |
|----------------------|-------------------------------------------------------------------------|-----------------------|------|
| V <sub>CC</sub>      | Power Supply voltage, V <sub>CC</sub> pin, continuous voltage           | 28                    | V    |
| V <sub>DRVtran</sub> | Maximum DRV pin voltage when DRV in H state, transient voltage (Note 1) | V <sub>CC</sub> + 0.3 | V    |
|                      | Maximum voltage on low power pins CS, FB and OPP                        | –0.3 to 10            | V    |
| IOPP                 | Maximum injected negative current into the OPP pin                      | -2                    | mA   |
| I <sub>SCR</sub>     | Maximum continuous current in to the $V_{CC}$ Pin while in latched mode | 3                     | mA   |
| $R_{\theta JA}$      | Thermal Resistance Junction-to-Air                                      | 360                   | °C/W |
| T <sub>J,max</sub>   | Maximum Junction Temperature                                            | 150                   | °C   |
|                      | Storage Temperature Range                                               | -60 to +150           | °C   |
|                      | ESD Capability, Human Body Model (HBM), all pins                        | 2                     | kV   |
|                      | ESD Capability, Machine Model (MM)                                      | 200                   | V    |
|                      | ESD Capability, Charged Device Model (CDM)                              | 1                     | kV   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality Should not be assumed, damage may occur and reliability may be affected.
 The transient voltage is a voltage spike injected to DRV pin being in high state. Maximum transient duration is 100 ns.
 This device series contains ESD protection and exceeds the following tests: Human Body Model 2000 V per JESD22, Method A114E. Machine Model Method 200 V per JESD22, Method A115A. Charged Device Model per JEDEC Standard JESD22–C101D
 This device contains latch-up protection and exceeds 100 mA per JEDEC Standard JESD78.

#### ELECTRICAL CHARACTERISTICS

Г

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , Max  $T_J = 150^{\circ}C$ ,  $V_{CC} = 12$  V unless otherwise noted)

| Symbol               | Rating                                                                                                                                                | Min      | Тур | Max | Unit |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|-----|------|
| SUPPLY SE            | $\textbf{CTION}$ – (For the best efficiency performance, we recommend a $V_{CC}$ below 20 V)                                                          |          |     |     |      |
| VCC <sub>ON</sub>    | $V_{\mbox{CC}}$ increasing level at which driving pulses are authorized                                                                               | 16       | 18  | 20  | V    |
| VCC <sub>(min)</sub> | $V_{CC}$ decreasing level at which driving pulses are stopped                                                                                         | 8.2      | 8.8 | 9.4 | V    |
| VCC <sub>HYST</sub>  | Hysteresis VCC <sub>ON</sub> – VCC <sub>(min)</sub>                                                                                                   | 6.0      |     |     | V    |
| V <sub>ZENER</sub>   | Clamped V_{CC} when latched off / burst mode activation @ I_{CC} = 500 $\mu\text{A}$                                                                  |          | 7.0 |     | V    |
| ICC1                 | Start-up current                                                                                                                                      |          |     | 15  | μA   |
| ICC2                 | Internal IC consumption with $I_{FB}$ = 50 $\mu A,F_{SW}$ = 65 kHz and $C_L$ = 0 nF                                                                   |          | 1.4 | 2.2 | mA   |
| ICC3                 | Internal IC consumption with $I_{FB}$ = 50 $\mu A,F_{SW}$ = 65 kHz and $C_L$ = 1 nF                                                                   |          | 2.1 | 3.0 | mA   |
| ICC2                 | Internal IC consumption with $I_{FB}$ = 50 $\mu A,F_{SW}$ = 100 kHz and $C_L$ = 0 nF                                                                  |          | 1.7 | 2.5 | mA   |
| ICC3                 | Internal IC consumption with $I_{FB}$ = 50 $\mu A,F_{SW}$ = 100 kHz and $C_L$ = 1 nF                                                                  |          | 3.1 | 4.0 | mA   |
| ICC <sub>LATCH</sub> | Current flowing into V <sub>CC</sub> pin that keeps the controller latched (Note 4)<br>$T_J = -40^{\circ}C$ to +125°C<br>$T_J = 0^{\circ}C$ to +125°C | 40<br>32 |     |     | μΑ   |
| ICCstby              | Internal IC consumption while in skip cycle (V $_{\rm CC}$ = 12 V, driving a typical 6 A/600 V MOS-FET)                                               |          | 550 |     | μΑ   |
| R <sub>lim</sub>     | Current-limit resistor in series with the latch SCR                                                                                                   |          | 4.0 |     | kΩ   |
| DRIVE OUT            | PUT                                                                                                                                                   |          |     |     |      |
| Tr                   | Output voltage rise-time @ $C_L = 1 \text{ nF}$ , 10–90% of output signal                                                                             |          | 40  |     | ns   |

| Tr                   | Output voltage rise-time @ $C_L$ = 1 nF, 10-90% of output signal                                    |     | 40  |    | ns |
|----------------------|-----------------------------------------------------------------------------------------------------|-----|-----|----|----|
| T <sub>f</sub>       | Output voltage fall-time @ $C_L$ = 1 nF, 10–90% of output signal                                    |     | 30  |    | ns |
| R <sub>OH</sub>      | Source resistance                                                                                   |     | 13  |    | Ω  |
| R <sub>OL</sub>      | Sink resistance                                                                                     |     | 6.0 |    | Ω  |
| I <sub>source</sub>  | Peak source current, $V_{GS} = 0 V - (Note 5)$                                                      |     | 300 |    | mA |
| I <sub>sink</sub>    | Peak sink current, V <sub>GS</sub> = 12 V – (Note 5)                                                |     | 500 |    | mA |
| V <sub>DRVlow</sub>  | DRV pin level at $V_{CC}$ close to $\text{VCC}_{(\text{min})}$ with a 33 k $\Omega$ resistor to GND | 8.0 |     |    | V  |
| V <sub>DRVhigh</sub> | DRV pin level at $V_{CC}$ = 28 V – DRV unloaded                                                     | 10  | 12  | 14 | V  |

#### **CURRENT COMPARATOR**

| I <sub>IB</sub>     | Input Bias Current @ 0.8 V input level on CS Pin                                                                             |       | 0.02 |       | μA |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|----|
| V <sub>Limit1</sub> | Maximum internal current setpoint – $T_J$ = 25°C – OPP/Latch Pin grounded                                                    | 0.744 | 0.8  | 0.856 | V  |
| V <sub>Limit2</sub> | Maximum internal current setpoint $-T_J = -40^{\circ}C$ to $125^{\circ}C - OPP/Latch$ Pin grounded                           | 0.72  | 0.8  | 0.88  | V  |
| V <sub>fold</sub>   | Default internal voltage set point for frequency foldback trip point – 45% of $V_{limit}$                                    |       | 357  |       | mV |
| V <sub>freeze</sub> | Internal peak current setpoint freeze ( $\approx$ 31% of V <sub>limit</sub> )                                                |       | 250  |       | mV |
| T <sub>DEL</sub>    | Propagation delay from current detection to gate off-state                                                                   |       | 100  | 150   | ns |
| T <sub>LEB</sub>    | Leading Edge Blanking Duration                                                                                               |       | 300  |       | ns |
| TSS                 | Internal soft-start duration activated upon startup, auto-recovery                                                           |       | 4.0  |       | ms |
| IOPPo               | Setpoint decrease for the OPP/Latch pin biased to -250 mV - (Note 6)                                                         |       | 31.3 |       | %  |
| IOOPv               | Voltage setpoint for the OPP/Latch pin biased to $-250$ mV $-$ (Note 6), $T_{J}$ = $25^{\circ}C$                             | 0.51  | 0.55 | 0.60  | V  |
| IOOPv               | Voltage setpoint for the OPP/Latch pin biased to $-250$ mV $-$ (Note 6), T <sub>J</sub> = $-40^{\circ}$ C to $125^{\circ}$ C | 0.50  | 0.55 | 0.62  | V  |
| IOPPs               | Setpoint decrease for the OPP/Latch pin grounded                                                                             | 1     | 0    | 1     | %  |

| fosc             | Oscillation frequency (65 kHz version)  | 61 | 65  | 71  | kHz |
|------------------|-----------------------------------------|----|-----|-----|-----|
| f <sub>OSC</sub> | Oscillation frequency (100 kHz version) | 92 | 100 | 108 | kHz |
| D <sub>max</sub> | Maximum duty-cycle                      | 76 | 80  | 84  | %   |

#### ELECTRICAL CHARACTERISTICS (continued)

(For typical values  $T_J = 25^{\circ}C$ , for min/max values  $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , Max  $T_J = 150^{\circ}C$ ,  $V_{CC} = 12$  V unless otherwise noted)

| Symbol                   | Rating                                                                            | Min | Тур  | Max | Unit |
|--------------------------|-----------------------------------------------------------------------------------|-----|------|-----|------|
|                          | OSCILLATOR                                                                        |     |      |     |      |
| f <sub>jitter</sub>      | Frequency jittering in percentage of f <sub>OSC</sub>                             |     | ±5   |     | %    |
| f <sub>swing</sub>       | Swing frequency                                                                   |     | 240  |     | Hz   |
| FEEDBACK                 | SECTION                                                                           |     |      |     |      |
| R <sub>up</sub>          | Internal pull-up resistor                                                         |     | 20   |     | kΩ   |
| R <sub>eq</sub>          | Equivalent ac resistor from FB to GND                                             |     | 16   |     | kΩ   |
| I <sub>ratio</sub>       | FB Pin to current setpoint division ratio                                         |     | 4.2  |     |      |
| V <sub>freeze</sub>      | Feedback voltage below which the peak current is frozen                           |     | 1.05 |     | V    |
|                          | Y FOLDBACK                                                                        |     |      |     |      |
| V <sub>fold</sub>        | Frequency folback level on the feedback pin – $pprox$ 45% of maximum peak current |     | 1.5  |     | V    |
| F <sub>trans</sub>       | Transition frequency below which skip-cycle occurs                                | 22  | 26   | 30  | kHz  |
| V <sub>fold,end</sub>    | End of frequency foldback feedback leve, F <sub>sw</sub> = F <sub>min</sub>       |     | 350  |     | mV   |
| V <sub>skip</sub>        | Skip-cycle level voltage on the feedback pin                                      |     | 300  |     | mV   |
| Skip<br>hysteresis       | Hysteresis on the skip comparator – (Note 5)                                      |     | 30   |     | mV   |
| INTERNAL                 | SLOPE COMPENSATION                                                                |     | -    | -   |      |
| V <sub>ramp</sub>        | Internal ramp level @ 25°C - (Note 7)                                             |     | 2.5  |     | V    |
| R <sub>ramp</sub>        | Internal ramp resistance to CS pin                                                |     | 20   |     | kΩ   |
| PROTECTIC                | DNS                                                                               |     | -    | -   |      |
| V <sub>latch</sub>       | Latching level input                                                              | 2.7 | 3.0  | 3.3 | V    |
| T <sub>latch-blank</sub> | Blanking time after drive turn off                                                |     | 1.0  |     | μs   |
| T <sub>latch-count</sub> | Number of clock cycles before latch confirmation                                  |     | 4.0  |     |      |
| T <sub>latch-del</sub>   | OVP detection time constant                                                       |     | 600  |     | ns   |
| Timer                    | Internal auto-recovery fault timer duration                                       | 100 | 130  | 160 | ms   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. For design robustness, we recommend to inject 60 μA as a minimum at the lowest input line voltage.

5. Guaranteed by design

6. See characterization table for linearity over negative bias voltage 7. A 1 M $\Omega$  resistor is connected from OPP/Latch Pin to the ground for the measurement.













# APPLICATION INFORMATION

#### Introduction

The NCP1250 implements a standard current mode architecture where the switch-off event is dictated by the peak current setpoint. This component represents the ideal candidate where low part-count and cost effectiveness are the key parameters, particularly in low-cost ac-dc adapters, open-frame power supplies etc. Capitalizing on the NCP120X series success, the NCP1250 packs all the necessary components normally needed in today modern power supply designs, bringing several enhancements such as a non-dissipative OPP.

- Current-mode operation with internal ramp compensation: Implementing peak current mode control at a fixed 65 kHz or 100 kHz, the NCP1250 offers an internal ramp compensation signal that can easily by summed with the sensed current. Sub harmonic oscillations are eliminated via the inclusion of a single resistor in series with the current-sense information.
- Internal OPP: By routing a portion of the negative voltage present during the on-time on the auxiliary winding to the dedicated OPP pin, the user has a simple and non-dissipative means to alter the maximum peak current setpoint as the bulk voltage increases. If the pin is grounded, no OPP compensation occurs. If the pin receives a negative voltage down to -250 mV, then a peak current reduction down to 31.3% typical can be achieved. For an improved performance, the maximum voltage excursion on the sense resistor is limited to 0.8 V.
- Low startup current: Achieving a low no-load standby power always represents a difficult exercise when the controller draws a significant amount of current during start-up. Due to its proprietary architecture, the NCP1250 is guaranteed to draw less than 15 µA typical, easing the design of low standby power adapters.
- EMI jittering: An internal low-frequency modulation signal varies the pace at which the oscillator frequency is modulated. This helps by spreading out energy in conducted noise analysis. To improve the EMI signature at low power levels, the jittering remains active in frequency foldback mode.
- Frequency foldback capability: A continuous flow of pulses is not compatible with no-load/light-load standby power requirements. To excel in this domain, the controller observes the feedback pin and when it

reaches a level of 1.5 V, the oscillator then starts to reduce its switching frequency as the feedback level continues to decrease. When the feedback pin reaches 1.05 V, the peak current setpoint is internally frozen and the frequency continues to decrease. It can go down to 26 kHz (typical) reached for a feedback level of roughly 350 mV. At this point, if the power continues to drop, the controller enters classical skip–cycle mode.

- Internal soft-start: A soft-start precludes the main power switch from being stressed upon start-up. In this controller, the soft-start is internally fixed to 4 ms. The soft-start is activated when a new startup sequence occurs or during an auto-recovery hiccup.
- **OVP input**: The NCP1250 includes a latch input Pin that can be used to sense an overvoltage condition on the adapter. If this pin is brought higher than the internal reference voltage  $V_{latch}$ , then the circuit permanently latches off. The  $V_{CC}$  pin is pulled down to a fixed level, keeping the controller latched. The latch reset occurs when the user disconnects the adapter from the mains and lets the  $V_{CC}$  falls below the  $V_{CC}$  reset.
- Short-circuit protection: Short-circuit and especially over-load protections are difficult to implement for transformers with high leakage inductance between auxiliary and power windings (the aux winding level does not properly collapse in presence of an output short). Here, every time the internal 0.8 V maximum peak current limit is activated (or less when OPP is used), an error flag is asserted and a time period starts, thanks to an internal timer. If the timer reaches completion while the error flag is still present, the controller stops the pulses and goes into a latch-off phase, operating in a low-frequency burst-mode. When the fault is cleared, the SMPS resumes operation. Please note that some versions offer an auto-recovery mode as described and some latch off in case of a short circuit.

#### Start-up Sequence

The NCP1250 start-up voltage is made purposely high to permit a large energy storage in a small  $V_{CC}$  capacitor value. This helps to operate with a small start-up current which, together with a small  $V_{CC}$  capacitor, will not hamper the start-up time. To further reduce the standby power, the start-up current of the controller is extremely low, below 15  $\mu$ A maximum. The start-up resistor can therefore be connected to the bulk capacitor or directly to the mains input voltage to further reduce the power dissipation.



Figure 39. The Startup Resistor Can Be Connected to the Input Mains for Further Power Dissipation Reduction

The first step starts with the calculation of the  $V_{CC}$  capacitor which will supply the controller when it operates until the auxiliary winding takes over. Experience shows that this time  $t_1$  can be between 5 ms and 20 ms. If we consider we need at least an energy reservoir for a  $t_1$  time of 10 ms, the  $V_{CC}$  capacitor must be larger than:

$$CV_{CC} \geq \frac{I_{CC}t_1}{VCC_{on} - VCC_{min}} \geq \frac{3m \times 10m}{9} \geq 3.3 \ \mu\text{F} \quad (\text{eq. 1})$$

Let us select a 4.7  $\mu$ F capacitor at first and experiments in the laboratory will let us know if we were too optimistic for the time t<sub>1</sub>. The V<sub>CC</sub> capacitor being known, we can now evaluate the charging current we need to bring the V<sub>CC</sub> voltage from 0 to the VCC<sub>on</sub> of the IC, 18 V typical. This current has to be selected to ensure a start–up at the lowest mains (85 V rms) to be less than 3 s (2.5 s for design margin):

$$I_{charge} \ge \frac{VCC_{on}C_{VCC}}{2.5} \ge \frac{18 \times 4.7\mu}{2.5} \ge 34 \ \mu A$$
 (eq. 2)

If we account for the 15  $\mu$ A that will flow inside the controller, then the total charging current delivered by the start-up resistor must be 49  $\mu$ A. If we connect the start-up network to the mains (half-wave connection then), we know that the average current flowing into this start-up resistor will be the smallest when V<sub>CC</sub> reaches the VCC<sub>on</sub> of the controller:

$$I_{\text{CVCC,min}} = \frac{\frac{V_{\text{ac,rms}^{\sqrt{2}}}}{\pi} - \text{VCC}_{\text{on}}}{\mathsf{R}_{\text{start-up}}}$$
(eq. 3)

To make sure this current is always greater than 49  $\mu$ A, then the minimum value for  $R_{start-up}$  can be extracted:

$$\mathsf{R}_{start-up} \leq \frac{\frac{\mathsf{V}_{ac,rms'^2}}{\pi} - \mathsf{VCC}_{on}}{\mathsf{I}_{\mathsf{CVCC},\mathsf{min}}} \leq \frac{\frac{85 \times 1.414}{\pi} - 18}{49\mu} \leq 413.5 \, \mathsf{kG}_{\mathsf{c}} \tag{eq. 4}$$

This calculation is purely theoretical, and assumes a constant charging current. In reality, the take over time can be shorter (or longer!) and it can lead to a reduction of the  $V_{CC}$  capacitor. Hence, a decrease in charging current and an increase of the start-up resistor, thus reducing the standby power. Laboratory experiments on the prototype are thus mandatory to fine tune the converter. If we chose the 413 k $\Omega$  resistor as suggested by Equation 4, the dissipated power at high line amounts to:

$$P_{\text{Rstart-up}} = \frac{V_{\text{ac,peak}}^{2}}{4R_{\text{start-up}}} = \frac{(230 \times \sqrt{2})^{2}}{4 \times 413k}$$

$$= \frac{230^{2}}{0.827\text{Meg}} = 64 \text{ mW}$$
(eq. 5)

Now that the first V<sub>CC</sub> capacitor has been selected, we must ensure that the self-supply does not disappear when in no-load conditions. In this mode, the skip-cycle can be so deep that refreshing pulses are likely to be widely spaced, inducing a large ripple on the  $V_{CC}$  capacitor. If this ripple is too large, chances exist to touch the VCCmin and reset the controller into a new start-up sequence. A solution is to grow this capacitor but it will obviously be detrimental to the start-up time. The option offered in Figure 39 elegantly solves this potential issue by adding an extra capacitor on the auxiliary winding. However, this component is separated from the V<sub>CC</sub> pin via a simple diode. You therefore have the ability to grow this capacitor as you need to ensure the self-supply of the controller without jeopardizing the start-up time and standby power. A capacitor ranging from 22 to 47  $\mu$ F is the typical value for this device.

One note on the start-up current. If reducing it helps to improve the standby power, its value cannot fall below a certain level at the minimum input voltage. Failure to inject enough current (30  $\mu$ A) at low line will turn a converter in fault into an auto-recovery mode since the SCR won't remain latched. To build a sufficient design margin, we recommend to keep at least 60  $\mu$ A flowing at the lowest input line (80 V rms for 85 V minimum for instance). An excellent solution is to actually combine X2 discharge and start-up networks as proposed in Figure 13 of application note AND8488/D.

#### **Internal Over Power Protection**

There are several known ways to implement Over Power Protection (OPP), all suffering from particular problems. These problems range from the added consumption burden on the converter or the skip-cycle disturbance brought by the current-sense offset. A way to reduce the power capability at high line is to capitalize on the negative voltage swing present on the auxiliary diode anode. During the power switch on-time, this point dips to  $-NV_{in}$ , *N* being the turns ratio between the primary winding and the auxiliary winding. The negative plateau observed on Figure 41 will have an amplitude dependant on the input voltage. The idea implemented in this chip is to sum a portion of this negative swing with the 0.8 V internal reference level. For instance, if the voltage swings down to -150 mV during the on time, then the internal peak current set point will be fixed to 0.8 - 0.150 = 650 mV. The adopted principle appears in Figure 41 and shows how the final peak current set point is constructed.



Figure 40. The Signal Obtained on the Auxiliary Winding Swings Negative During the On-time

Let's assume we need to reduce the peak current from 2.5 A at low line, to 2 A at high line. This corresponds to a 20% reduction or a set point voltage of 640 mV. To reach this

level, then the negative voltage developed on the OPP pin must reach:

$$V_{OPP} = 640m - 800m = -160 mV$$
 (eq. 6)



Figure 41. The OPP Circuitry Affects the Maximum Peak Current Set Point by Summing a Negative Voltage to the Internal Voltage Reference

Let us assume that we have the following converter characteristics:

$$\begin{split} V_{out} &= 19 \ V \\ V_{in} &= 85 \ to \ 265 \ V_{rms} \\ N_1 &= N_p : N_s = 1 : 0.25 \\ N_2 &= N_p : N_{aux} = 1 : 0.18 \end{split}$$

Given the turns ratio between the primary and the auxiliary windings, the on-time voltage at high line (265 Vac) on the auxiliary winding swings down to:

$$V_{aux} = -N_2 V_{in max} = -0.18 \times 375 = -67.5 V$$
 (eq. 7)

To obtain a level as imposed by Equation 6, we need to install a divider featuring the following ratio:



If we arbitrarily fix the pull-down resistor  $R_{OPPL}$  to 1 k $\Omega$ , then the upper resistor can be obtained by:

$${\sf R}_{{\sf OPPU}} = \frac{67.5 - 0.16}{0.16/1k} \approx \, 421 \; k\Omega \qquad ({\sf eq.} \; 9)$$

If we now plot the peak current set point obtained by implementing the recommended resistor values, we obtain the following curve (Figure 42):



Figure 42. The Peak Current Regularly Reduces Down to 20% at 375 Vdc

The OPP pin is surrounded by Zener diodes stacked to protect the pin against ESD pulses. These diodes accept some peak current in the avalanche mode and are designed to sustain a certain amount of energy. On the other side, negative injection into these diodes (or forward bias) can cause substrate injection which can lead to an erratic circuit behavior. To avoid this problem, the pin is internally clamped slightly below -300 mV which means that if more current is injected before reaching the ESD forward drop, then the maximum peak reduction is kept to 40%. If the voltage finally forward biases the internal zener diode, then care must be taken to avoid injecting a current beyond -2 mA. Given the value of R<sub>OPPU</sub>, there is no risk in the present example.

Finally, please note that another comparator internally fixes the maximum peak current set point to 0.8 V even if the OPP pin is inadvertently biased above 0 V.

#### **Frequency Foldback**

The reduction of no-load standby power associated with the need for improving the efficiency, requires a change to the traditional fixed-frequency type of operation. This controller implements a switching frequency foldback when the feedback voltage passes below a certain level,  $V_{fold}$ , set around 1.5 V. At this point, the oscillator enters frequency foldback and reduces its switching frequency. The peak current setpoint follows the feedback pin until its level reaches 1.05 V. Below this value, the peak current freezes to  $V_{fold}/4.2$  (250 mV or 31% of the maximum 0.8 V setpoint) and the only way to further reduce the transmitted power is to reduce the operating frequency down to 26 kHz. This value is reached at a voltage feedback level of 350 mV typically. Below this point, if the output power continues to decrease, the part enters skip cycle for the best noise–free performance in no–load conditions. Figure 43 depicts the adopted scheme for the part.



Figure 43. By Observing the Voltage on the Feedback Pin, the Controller Reduces its Switching Frequency for an Improved Performance at Light Load

#### Auto-Recovery Short-Circuit Protection

In case of output short-circuit or if the power supply experiences a severe overloading situation, an internal error flag is raised and starts a countdown timer. If the flag is asserted longer than 100 ms, the driving pulses are stopped and the  $V_{CC}$  pin slowly goes down to around 7 V. At this point, the controller wakes-up and the  $V_{CC}$  builds up again

due to the resistive starting network. When  $V_{CC}$  reaches  $VCC_{ON}$ , the controller attempts to re-start, checking for the absence of the fault. If the fault is still there, the supply enters another cycle of so-called hiccup mode. If the fault has cleared, the power supply resumes normal operation. Please note that the soft-start is activated during each of the re-start sequence.



Figure 44. An Auto-Recovery Hiccup Mode is Activated for Faults Longer than 100 ms

#### **Slope Compensation**

The NCP1250 includes an internal ramp compensation signal. This is the buffered oscillator clock delivered only during the on time. Its amplitude is around 2.5 V at the maximum duty-cycle. Ramp compensation is a known means used to cure sub harmonic oscillations in Continuous Conduction Mode (CCM) operated current-mode converters. These oscillations take place at half the switching frequency and occur only during CCM with a duty-cycle greater than 50%. To lower the current loop gain, one usually injects between 50% and 100% of the inductor downslope. Figure 45 depicts how internally the ramp is generated. Please note that the ramp signal will be disconnected from the CS pin, during the off time.



Figure 45. Inserting a Resistor in Series with the Current Sense Information Brings Ramp Compensation and Stabilizes the Converter in CCM Operation.

In the NCP1250 controller, the oscillator ramp features a 2.5 V swing reached at a 80% duty-ratio. If the clock operates at a 65 kHz frequency, then the available oscillator slope corresponds to:

$$\begin{split} S_{ramp} &= \frac{V_{ramp,peak}}{D_{max}T_{SW}} = \frac{2.5}{0.8 \times 15 \mu} \\ &= 208 \text{ kV/s or } 208 \text{ mV/}\mu\text{s} \end{split} \tag{eq. 10}$$

In our flyback design, let's assume that our primary inductance  $L_p$  is 770 µH, and the SMPS delivers 19 V with a  $N_p:N_s$  ratio of 1:0.25. The off-time primary current slope  $S_p$  is thus given by:

$$S_{p} = \frac{\left(V_{out} + V_{f}\right)^{N_{p}}}{L_{p}} = \frac{(19 + 0.8) \times 4}{770\mu} = 103 \text{ kA/s}_{(eq. 11)}$$

Given a sense resistor of  $330 \text{ m}\Omega$ , the above current ramp turns into a voltage ramp of the following amplitude:

$$\begin{split} S_{\text{sense}} &= S_p R_{\text{sense}} = 103 k \times 0.33 \\ &= 34 \text{ kV/s or } 34 \text{ mV/us} \end{split} \tag{eq. 12}$$

If we select 50% of the downslope as the required amount of ramp compensation, then we shall inject a ramp whose slope is 17 mV/ $\mu$ s. Our internal compensation being of 208 mV/ $\mu$ s, the divider ratio (*divratio*) between  $R_{comp}$  and the internal 20 k $\Omega$  resistor is:

divratio 
$$= \frac{17m}{208m} = 0.082$$
 (eq. 13)

The series compensation resistor value is thus:

$$R_{comp} = R_{ramp} \cdot divratio = 20k \times 0.082 \approx 1.6 k\Omega$$
 (eq. 14)

A resistor of the above value will then be inserted from the sense resistor to the current sense pin. We recommend adding a small capacitor of 100 pF, from the current sense pin to the controller ground for an improved immunity to the noise. Please make sure both components are located very close to the controller.

#### Latching Off the Controller

The OPP pin not only allows a reduction of the peak current set point in relationship to the line voltage, it also offers a means to permanently latch-off the part. When the part is latched-off, the V<sub>CC</sub> pin is internally pulled down to around 7 V and the part stays in this state until the user cycles the V<sub>CC</sub> down and up again, e.g. by un-plugging the converter from the mains outlet. It is important to note that the SCR maintains its latched state as long as the injected current stays above the minimum value of 30 µA. As the SCR delatches for an injected current below this value, it is the designer duty to make sure the injected current is high enough at the lowest input voltage. Failure to maintain a sufficiently high current would make the device auto recover. A good design practice is to ensure at least 60 µA at the lowest input voltage. The latch detection is made by observing the OPP pin by a comparator featuring a 3 V reference voltage. However, for noise reasons and in particular to avoid the leakage inductance contribution at turn off, a 1 µs blanking delay is introduced before the output of the OVP comparator is checked. Then, the OVP comparator output is validated only if its high-state duration lasts a minimum of 600 ns. Below this value, the event is ignored. Then, a counter ensures that 4 successive OVP events have occurred before actually latching the part. There are several possible implementations, depending on the needed precision and the parameters you want to control.

The first and easiest solution is the additional resistive divider on top of the OPP one. This solution is simple and inexpensive but requires the insertion of a diode to prevent disturbing the OPP divider during the on time.



Figure 46. A Simple Resistive Divider Brings the OPP Pin Above 3 V in Case of a  $V_{CC}$  Voltage Runaway above 18 V

First, calculate the OPP network with the above equations. Then, suppose we want to latch off our controller when  $V_{out}$  exceeds 25 V. On the auxiliary winding, the plateau reflects the output voltage by the turns ratio between the power and the auxiliary winding. In case of voltage runaway for our 19 V adapter, the plateau will go up to:

$$V_{aux,OVP} = 25 \times \frac{0.18}{0.25} = 18 V$$
 (eq. 15)

Since our OVP comparator trips at a 3 V level, across the 1 k $\Omega$  selected OPP pulldown resistor, it implies a 3 mA current. From 3 V to go up to 18 V, we need an additional

15 V. Under 3 mA and neglecting the series diode forward drop, it requires a series resistor of:

$$R_{OVP} = \frac{V_{latch} - V_{VOP}}{V_{OVP}/R_{OPPL}} = \frac{18 - 3}{3/1k} = \frac{15}{3m} = 5 \, k\Omega \quad (eq. \, 16)$$

In nominal conditions, the plateau establishes to around 14 V. Given the divide–by–6 ratio, the OPP pin will swing to 14/6 = 2.3 V during normal conditions, leaving 700 mV

margin. A 100 pF capacitor can be added between the OPP pin and GND to improve noise immunity and avoid erratic trips in presence of external surges. Do not increase this capacitor too much otherwise the OPP signal will be affected by the integrating time constant.

A second solution for the OVP detection alone, is to use a Zener diode wired as recommended by.



Figure 47. A Zener Diode in Series with a Diode Helps to Improve the Noise Immunity of the System

For this configuration to maintain an 18 V level, we have selected a 15 V Zener diode. In nominal conditions, the voltage on the OPP pin is almost 0 V during the off time as the Zener is fully blocked. This technique clearly improves the noise immunity of the system compared to that obtained from a resistive string as in Figure 46. Please note the reduction of the capacitor on the OPP pin to 10 pF – 22 pF. This capacitor is necessary because of the potential spike coupling through the Zener parasitic capacitance from the bias winding due to the leakage inductance. Despite the 1 µs blanking delay at turn off. This spike is energetic enough to charge the added capacitor  $C_1$  and given the time constant, could make it discharge slower, potentially disturbing the blanking circuit. When implementing the Zener option, it is important to carefully observe the OPP pin voltage (short probe connections!) and check that enough margin exists to that respect.

#### **Over Temperature Protection**

In a lot of designs, the adapter must be protected against thermal runaways, e.g. when the temperature inside the adapter box increases above a certain value. Figure 48 shows how to implement a simple OTP using an external NTC and a series diode. The principle remains the same: make sure the OPP network is not affected by the additional NTC hence the presence of this isolation diode. When the NTC resistance decreases as the temperature increases, the voltage on the OPP pin during the off time will slowly increase and, once it passes 3 V for 4 consecutive clock cycles, the controller will permanently latch off.



Figure 48. The Internal Circuitry Hooked to OPP/Latch Pin Can Be Used to Implement Over Temperature Protection (OTP)

Back to our 19 V adapter, we have found that the plateau voltage on the auxiliary diode was 13 V in nominal conditions. We have selected an NTC which offers a resistance of 470 k $\Omega$  at 25°C and drops to 8.8 k $\Omega$  at 110°C. If our auxiliary winding plateau is 14 V and we consider a 0.6 V forward drop for the diode, then the voltage across the NTC in fault mode must be:

$$V_{\rm NTC} = 14 - 3 - 0.6 = 10.4 \, \rm V$$
 (eq. 17)

Based on the 8.8 k $\Omega$  NTC resistor at 110 °C, the current through the device must be:

$$I_{\rm NTC} = \frac{10.4}{8.8 k} \approx 1.2 \text{ mA}$$
 (eq. 18)

As such, the bottom resistor  $R_{OPPL}$ , can easily be calculated:

$$R_{OPPL} = \frac{3}{1.2m} = 2.5 \text{ k}\Omega$$
 (eq. 19)

Now that the pulldown OPP resistor is known, we can calculate the upper resistor value  $R_{OPPU}$  to adjust the power

limit at the chosen output power level. Suppose we need a 200 mV decrease from the 0.8 V set point and the on-time swing on the auxiliary anode is -67.5 V, then we need to drop over R<sub>OPPU</sub> a voltage of:

$$V_{\text{ROPPU}} = 67.5 - 0.2 = 67.3 \text{ V}$$
 (eq. 20)

The current flowing in the pulldown resistor  $R_{OPPL}$  in this condition will be:

$$I_{ROPPU} = \frac{200m}{2.5k} = 80 \ \mu A$$
 (eq. 21)

The *R*<sub>OPPU</sub> value is therefore easily derived:

$$R_{OPPU} = \frac{67.3}{80\mu} = 841 \text{ k}\Omega \qquad (\text{eq. 22})$$

#### **Combining OVP and OTP**

The OTP and Zener–based OVP can be combined together as illustrated by Figure 49.



Figure 49. With the NTC Back in Place, the Circuit Nicely Combines OVP, OTP and OPP on the Same Pin

In nominal  $V_{CC}$  / output conditions, when the Zener is not activated, the NTC can drive the OPP pin and trigger the adapter in case of an over temperature. During nominal temperature if the loop is broken, the voltage runaway will be detected and the controller will shut down the converter.

In case the OPP pin is not used for either OPP or OVP, it can simply be grounded.

#### **Filtering the Spikes**

The auxiliary winding is the seat of spikes that can couple to the OPP pin via the parasitic capacitances exhibited by the





Figure 50. A Small *RC* Filter Avoids the Fast Rising Spikes from Reaching the Protection Pin of the NCP1250 in Presence of Energetic Perturbations Superimposed on the Input Line





strategy and soldering details, please download th e DN Semiconductor Soldering and Mounting Techniques Reference manual, SDLDERRM/D.

| DOCUMENT NUMBER:                                                                                                                                                          | 98ASB14888C                  | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:                                                                                                                                                              | TSOP-6 3.00x1.50x0.90, 0.95P |                                                                                                                                                                                  | PAGE 1 OF 2 |  |  |  |
| onsemi and Onsemi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                              |                                                                                                                                                                                  |             |  |  |  |

the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights of others.

#### TSOP-6 3.00x1.50x0.90, 0.95P CASE 318G **ISSUE W**

DATE 26 FEB 2024

#### GENERIC **MARKING DIAGRAM\***

Μ

.





XXX = Specific Device Code

= Pb-Free Package

= Date Code

XXX = Specific Device Code

А =Assembly Location

= Year

Y W = Work Week

= Pb-Free Package .

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:<br>PIN 1. DRAIN<br>2. DRAIN<br>3. GATE<br>4. SOURCE<br>5. DRAIN<br>6. DRAIN              | STYLE 2:<br>PIN 1. EMITTER 2<br>2. BASE 1<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 2<br>6. COLLECTOR 2    | STYLE 3:<br>PIN 1. ENABLE<br>2. N/C<br>3. R BOOST<br>4. Vz<br>5. V in<br>6. V out                        | STYLE 4:<br>PIN 1. N/C<br>2. V in<br>3. NOT USED<br>4. GROUND<br>5. ENABLE<br>6. LOAD               | STYLE 5:<br>PIN 1. EMITTER 2<br>2. BASE 2<br>3. COLLECTOR 1<br>4. EMITTER 1<br>5. BASE 1<br>6. COLLECTOR 2 | STYLE 6:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. EMITTER<br>5. COLLECTOR<br>6. COLLECTOR |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| STYLE 7:<br>PIN 1. COLLECTOR<br>2. COLLECTOR<br>3. BASE<br>4. N/C<br>5. COLLECTOR<br>6. EMITTER   | STYLE 8:<br>PIN 1. Vbus<br>2. D(in)<br>3. D(in)+<br>4. D(out)+<br>5. D(out)<br>6. GND                         | STYLE 9:<br>PIN 1. LOW VOLTAGE GA<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN<br>5. DRAIN<br>6. HIGH VOLTAGE GA | 2. GND ´<br>3. D(OUT)–<br>4. D(IN)–<br>5. VBUS                                                      | STYLE 11:<br>PIN 1. SOURCE 1<br>2. DRAIN 2<br>3. DRAIN 2<br>4. SOURCE 2<br>5. GATE 1<br>6. DRAIN 1/GATE 2  | STYLE 12:<br>PIN 1. I/O<br>2. GROUND<br>3. I/O<br>4. I/O<br>5. VCC<br>6. I/O                          |
| STYLE 13:<br>PIN 1. GATE 1<br>2. SOURCE 2<br>3. GATE 2<br>4. DRAIN 2<br>5. SOURCE 1<br>6. DRAIN 1 | STYLE 14:<br>PIN 1. ANODE<br>2. SOURCE<br>3. GATE<br>4. CATHODE/DRAIN<br>5. CATHODE/DRAIN<br>6. CATHODE/DRAIN |                                                                                                          | TYLE 16:<br>PIN 1. ANODE/CATHODE<br>2. BASE<br>3. EMITTER<br>4. COLLECTOR<br>5. ANODE<br>6. CATHODE | STYLE 17:<br>PIN 1. EMITTER<br>2. BASE<br>3. ANODE/CATHODE<br>4. ANODE<br>5. CATHODE<br>6. COLLECTOR       |                                                                                                       |

| DOCUMENT NUMBER: | 98ASB14888C                  | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSOP-6 3.00x1.50x0.90, 0.95P |                                                                                                                                                                                     | PAGE 2 OF 2 |  |
| ·                |                              |                                                                                                                                                                                     |             |  |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

# onsemi



A = Assembly Location

- WL = Wafer Lot
- YY = Year
- WW = Work Week
- G = Pb–Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 98ASB42420B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PDIP-8      |                                                                                                                                                                                     | PAGE 1 OF 1 |  |
| onsemi and ONSEM) are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special consequential or incidental damages. onsemi does not onvey any license under its patent rights or the right so for there. |             |                                                                                                                                                                                     |             |  |

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>