# onsemi

## 2.5 V/3.3 V Differential 2 x 2 Crosspoint Switch with CML Outputs Clock/Data Buffer/Translator

Multi-Level Inputs w/ Internal Termination

# NB7L72M

#### Description

The NB7L72M is a high bandwidth, low voltage, fully differential 2 x 2 crosspoint switch with CML outputs. The NB7L72M design is optimized for low skew and minimal jitter as it produces two identical copies of Clock or Data operating up to 7 GHz or 10 Gb/s, respectively. As such, the NB7L72M is ideal for SONET, GigE, Fiber Channel, Backplane and other clock/data distribution applications.

The differential IN/ $\overline{IN}$  inputs incorporate internal 50  $\Omega$  termination resistors and will accept LVPECL, CML, or LVDS logic levels (see Figure 11). The 16 mA differential CML outputs provide matching internal 50  $\Omega$  terminations and produce 400 mV output swings when externally terminated with a 50  $\Omega$  resistor to V<sub>CC</sub> (see Figure 9).

The NB7L72M is the 2.5 V/3.3 V version of the and NB7V72M and is offered in a low profile 3x3 mm 16-pin QFN package. Application notes, models, and support documentation are available at www.onsemi.com.

The NB7L72M is a member of the GigaComm<sup>TM</sup> family of high performance clock products.

#### Features

- Maximum Input Data Rate > 10 Gb/s
- Data Dependent Jitter < 10 ps pk-pk
- Maximum Input Clock Frequency > 7 GHz
- Random Clock Jitter < 0.5 ps RMS, Max
- 150 ps Typical Propagation Delay
- 30 ps Typical Rise and Fall Times
- Differential CML Outputs, 400 mV peak-to-peak, typical
- Operating Range:  $V_{CC} = 2.375$  V to 3.6 V with GND = 0 V
- Internal 50  $\Omega$  Input Termination Resistors
- QFN16 Package, 3mm x 3mm
- -40°C to +85°C Ambient Operating Temperature
- These are Pb–Free Devices



MN SUFFIX CASE 485G

#### MARKING DIAGRAM



<sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>.



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.



Figure 2. Pin Configuration (Top View)

#### Table 2. PIN DESCRIPTION

#### Table 1. INPUT/OUTPUT SELECT TRUTH TABLE

| SEL0* | SEL1* | Q0  | Q1  |
|-------|-------|-----|-----|
| L     | L     | IN0 | IN0 |
| L     | Н     | IN0 | IN1 |
| Н     | L     | IN1 | IN0 |
| Н     | Н     | IN1 | IN1 |

\*Defaults HIGH when left open

| Pin | Name      | I/O                        | Description                                                                                                                                                                                                                                                                                                                            |
|-----|-----------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IN0       | LVPECL, CML,<br>LVDS Input | Noninverted Differential Input. (Note 1)                                                                                                                                                                                                                                                                                               |
| 2   | ĪNO       | LVPECL, CML,<br>LVDS Input | Inverted Differential Input. (Note 1)                                                                                                                                                                                                                                                                                                  |
| 3   | ĪN1       | LVPECL, CML,<br>LVDS Input | Inverted Differential Input. (Note 1)                                                                                                                                                                                                                                                                                                  |
| 4   | IN1       | LVPECL, CML,<br>LVDS Input | Noninverted Differential Input. (Note 1)                                                                                                                                                                                                                                                                                               |
| 5   | VT1       | -                          | Internal 50 $\Omega$ Termination Pin for IN1 and IN1.                                                                                                                                                                                                                                                                                  |
| 6   | SEL1      | LVCMOS Input               | Input Select logic pin for IN0 or IN1 Inputs to Q1 output. See Table 1, Input/Output Select Truth Table; pin defaults HIGH when left open.                                                                                                                                                                                             |
| 7   | GND       |                            | Negative Supply Voltage                                                                                                                                                                                                                                                                                                                |
| 8   | VCC       | -                          | Positive Supply Voltage                                                                                                                                                                                                                                                                                                                |
| 9   | Q1        | CML Output                 | Noninverted Differential Output. (Note 1)                                                                                                                                                                                                                                                                                              |
| 10  | Q1        | CML Output                 | Inverted Differential Output. (Note 1)                                                                                                                                                                                                                                                                                                 |
| 11  | <u>Q0</u> | CML Output                 | Inverted Differential Output. (Note 1)                                                                                                                                                                                                                                                                                                 |
| 12  | Q0        | CML Output                 | Noninverted Differential Output. (Note 1)                                                                                                                                                                                                                                                                                              |
| 13  | VCC       | -                          | Positive Supply Voltage                                                                                                                                                                                                                                                                                                                |
| 14  | GND       | -                          | Negative Supply Voltage                                                                                                                                                                                                                                                                                                                |
| 15  | SEL0      | LVCMOS Input               | Input Select logic pin for IN0 or IN1 Inputs to Q0 output. See Table 1, Input/Output Select Truth Table; pin defaults HIGH when left open.                                                                                                                                                                                             |
| 16  | VT0       | -                          | Internal 50 $\Omega$ Termination Pin for IN0 and $\overline{\rm IN0}$                                                                                                                                                                                                                                                                  |
| _   | EP        | _                          | The Exposed Pad (EP) on the QFN16 package bottom is thermally connected to the die for<br>improved heat transfer out of package. The exposed pad must be attached to a heat-sinking<br>conduit. The pad is electrically connected to the die, and is recommended to be electrically and<br>thermally connected to GND on the PC board. |

1. In the differential configuration when the input termination pins (VT0, VT1) are connected to a common termination voltage or left open, and if no signal is applied on INx/INx input, then the device will be susceptible to self-oscillation. 2. All VCC and GND pins must be externally connected to a power supply for proper operation.

#### **Table 3. ATTRIBUTES**

| Characteristics                                        | Value                |
|--------------------------------------------------------|----------------------|
| ESD Protection<br>Human Body Model<br>Machine Model    | > 4 kV<br>> 200 V    |
| R <sub>PU</sub> – Input Pullup Resistor                | 75 kΩ                |
| Moisture Sensitivity (Note 3)<br>QFN16                 | Level 1              |
| Flammability Rating<br>Oxygen Index: 28 to 34          | UL 94 V-0 @ 0.125 in |
| Transistor Count                                       | 212                  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                      |

3. For additional information, see Application Note <u>AND8003/D</u>.

#### Table 4. MAXIMUM RATINGS

| Symbol            | Parameter                                            | Condition 1        | Condition 2    | Rating                       | Unit         |
|-------------------|------------------------------------------------------|--------------------|----------------|------------------------------|--------------|
| V <sub>CC</sub>   | Positive Power Supply                                | GND = 0 V          |                | 4.0                          | V            |
| V <sub>IN</sub>   | Positive Input Voltage                               | GND = 0 V          |                | –0.5 to V <sub>CC</sub> +0.5 | V            |
| V <sub>INPP</sub> | Differential Input Voltage  IN - IN                  |                    |                | 1.89                         | V            |
| I <sub>IN</sub>   | Input Current Through $R_T$ (50 $\Omega$ Resistor)   |                    |                | ±40                          | mA           |
| I <sub>OUT</sub>  | Output Current Through $R_T$ (50 $\Omega$ Resistor)  |                    |                | ±40                          | mA           |
| T <sub>A</sub>    | Operating Temperature Range                          |                    |                | -40 to +85                   | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                            |                    |                | −65 to +150                  | °C           |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient)<br>(Note 4) | 0 lfpm<br>500 lfpm | QFN16<br>QFN16 | 42<br>35                     | °C/W<br>°C/W |
| $\theta_{JC}$     | Thermal Resistance (Junction-to-Case) (Note 4)       |                    | QFN16          | 4                            | °C/W         |
| T <sub>sol</sub>  | Wave Solder Pb-Free                                  |                    |                | 265                          | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.
JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

## NB7L72M

| Table 5. DC CHARACTERISTICS, Multi-Level In | puts V <sub>CC</sub> = 2.375 V to 3.6 V, GND = 0 V, T <sub>A</sub> = -40°C to +85°C (Note 5) |
|---------------------------------------------|----------------------------------------------------------------------------------------------|
|---------------------------------------------|----------------------------------------------------------------------------------------------|

| Symbol          | Characteristic                                 |                                                    | Min          | Тур        | Max          | Unit |
|-----------------|------------------------------------------------|----------------------------------------------------|--------------|------------|--------------|------|
| POWER           | SUPPLY CURRENT                                 |                                                    |              |            |              |      |
| V <sub>CC</sub> | Power Supply Voltage                           | V <sub>CC</sub> = 2.5 V<br>V <sub>CC</sub> = 3.3 V | 2.375<br>3.0 | 2.5<br>3.3 | 2.625<br>3.6 | V    |
| I <sub>CC</sub> | Power Supply Current (Inputs and Outputs Open) |                                                    | 80           | 135        | 175          | mA   |

**CML OUTPUTS** 

| V <sub>OH</sub> | Output HIGH Voltage (Note 6) $ \begin{array}{c} V_{CC} = 3.3 \ V \\ V_{CC} = 2.5 \ V \end{array} $ | V <sub>CC</sub> – 20<br>3280<br>2480           | V <sub>CC</sub><br>3300<br>2500                                | mV |
|-----------------|----------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------|----|
| V <sub>OL</sub> | Output LOW Voltage (Note 6) $ \begin{array}{c} V_{CC} = 3.3 \ V \\ V_{CC} = 2.5 \ V \end{array} $  | $V_{CC} - 500 \\ 2800 \\ V_{CC} - 500 \\ 2000$ | V <sub>CC</sub> – 400<br>2900<br>V <sub>CC</sub> – 350<br>2150 | mV |

#### DIFFERENTIAL CLOCK INPUTS DRIVEN SINGLE-ENDED (Note 7) (Figures 5 and 7)

| V <sub>th</sub> | Input Threshold Reference Voltage Range (Note 8) | 1050                  | V <sub>CC</sub> – 100 | mV |
|-----------------|--------------------------------------------------|-----------------------|-----------------------|----|
| V <sub>IH</sub> | Single-Ended Input HIGH Voltage                  | V <sub>th</sub> + 100 | V <sub>CC</sub>       | mV |
| VIL             | Single-Ended Input LOW Voltage                   | GND                   | V <sub>th</sub> – 100 | mV |
| VISE            | Single-Ended Input Voltage (VIH - VIL)           | 200                   | 2800                  | mV |

DIFFERENTIAL DATA/CLOCK INPUTS DRIVEN DIFFERENTIALLY (Figures 6 and 8) (Note 9)

| V <sub>IHD</sub> | Differential Input HIGH Voltage (INn, INn)                                   | 1100 | V <sub>CC</sub>       | mV |
|------------------|------------------------------------------------------------------------------|------|-----------------------|----|
| V <sub>ILD</sub> | Differential Input LOW Voltage (INn, INn)                                    | GND  | V <sub>CC</sub> – 100 | mV |
| V <sub>ID</sub>  | Differential Input Voltage (INn, INn) (V <sub>IHD</sub> - V <sub>ILD</sub> ) | 100  | 1200                  | mV |
| V <sub>CMR</sub> | Input Common Mode Range (Differential Configuration, Note 10)<br>(Figure 9)  | 950  | V <sub>CC</sub> – 50  | mV |
| Ι <sub>ΙΗ</sub>  | Input HIGH Current INn, INn (VTIN/VTIN Open)                                 | -150 | 150                   | μΑ |
| I <sub>IL</sub>  | Input LOW Current INn, INn (VTIN/VTIN Open)                                  | -150 | 150                   | μΑ |

CONTROL INPUTS (SEL0, SEL1)

| V <sub>IH</sub> | Input HIGH Voltage for Control Pins | 2.0  | V <sub>CC</sub> | V  |
|-----------------|-------------------------------------|------|-----------------|----|
| V <sub>IL</sub> | Input LOW Voltage for Control Pins  | GND  | 0.8             | V  |
| I <sub>IH</sub> | Input HIGH Current                  | -150 | 150             | μΑ |
| I               | Input LOW Current                   | -150 | 150             | μΑ |
| TERMIN          | ATION RESISTORS                     |      |                 |    |

**R**<sub>TIN</sub> Internal Input Termination Resistor 40 50 60 Ω 40 R<sub>TOUT</sub> Internal Output Termination Resistor 50 60 Ω

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5. Input and output parameters vary 1:1 with V<sub>CC</sub>. 6. CML outputs loaded with 50  $\Omega$  to V<sub>CC</sub> for proper operation. 7. V<sub>th</sub>, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously.

V<sub>th</sub> is applied to the complementary input when operating in single-ended mode.
 V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub>, and V<sub>CMR</sub> parameters must be complied with simultaneously.

10. V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal.

### NB7L72M

| Symbol                                 | Characteristic                                                                                                      |                                                                                                                                     | Min | Тур | Max       | Unit               |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------|--------------------|
| f <sub>MAX</sub>                       |                                                                                                                     | $ \begin{array}{ll} \mbox{Maximum Input Clock Frequency} & V_{OUT} \geq 250 \mbox{ mV} \\ V_{OUT} \geq 200 \mbox{ mV} \end{array} $ |     |     |           | GHz                |
| f <sub>DATAMAX</sub>                   | Maximum Operating Data Rate (PRBS23)                                                                                |                                                                                                                                     | 10  |     |           | Gbps               |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude (@ V <sub>INPPmin</sub> )<br>(See Figures 3 and 10, Note 12)                               | f <sub>in</sub> ≤ 8.5 GHz                                                                                                           | 200 | 400 |           | mV                 |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Differential Outputs,<br>@ 1GHz, Measured at Differential Cross-point                          | INn/INn to Qn/Qn<br>SELn to Qn/Qn                                                                                                   | 110 | 150 | 180       | ps                 |
| t <sub>PLH</sub> TC                    | Propagation Delay Temperature Coefficient                                                                           | •                                                                                                                                   |     | 50  |           | ∆fs/°C             |
| t <sub>SKEW</sub>                      | Output-to-Output Skew (within device) (Note 13)<br>Device-to-Device Skew (t <sub>pdmax</sub> - t <sub>pdmin</sub> ) |                                                                                                                                     |     |     | 10<br>20  | ps                 |
| t <sub>DC</sub>                        | Output Clock Duty Cycle (Reference Duty Cycle = 50%)                                                                | $f_{in} \le 8.5 GHz$                                                                                                                | 45  | 50  | 55        | %                  |
| t <sub>jitter</sub>                    | RJ – Output Random Jitter (Note 14)<br>DJ – Deterministic Jitter (Note 15)                                          | fin ≤ 8.5 GHz<br>≤ 10 Gbps                                                                                                          |     | 0.2 | 0.5<br>10 | ps RMS<br>ps pk–pk |
| V <sub>INPP</sub>                      | Input Voltage Swing (Differential Configuration) (Note 16)                                                          |                                                                                                                                     | 100 |     | 1200      | mV                 |
| t <sub>r,</sub> , t <sub>f</sub>       | Output Rise/Fall Times @ 1 GHz (20% - 80%),                                                                         | Q, Q                                                                                                                                | 25  | 30  | 50        | ps                 |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

11. Measured using a 400 mV source, 50% duty cycle clock source. All output loading with external 50  $\Omega$  to V<sub>CC</sub>. Input edge rates  $\geq$  40 ps (20% - 80%).

12. Output voltage swing is a single-ended measurement operating in differential mode.

13. Skew is measured between outputs under identical transitions and conditions. Duty cycle skew is defined only for differential operation when the delays are measured from cross-point of the inputs to the cross-point of the outputs.

14. Additive RMS jitter with 50% duty cycle clock signal.

15. Additive Peak-to-Peak data dependent jitter with input NRZ data at PRBS23.

16. Input voltage swing is a single-ended measurement operating in differential mode.



Figure 3. CLOCK Output Voltage Amplitude ( $V_{OUTPP}$ ) vs. Input Frequency ( $f_{in}$ ) at Ambient Temperature (Typ)



Figure 4. Input Structure





























## NB7L72M



Figure 12. Typical Termination for CML Output Driver and Device Evaluation



\*V\_{REFAC} bypassed to ground with a 0.01  $\mu\text{F}$  capacitor

#### **ORDERING INFORMATION**

| Device        | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NB7L72MMNG    | QFN16<br>(Pb-free) | 123 Units / Tube      |
| NB7L72MMNHTBG | QFN16<br>(Pb-free) | 100 / Tape & Reel     |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

GigaComm is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

# onsemi



onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>