**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# Designer's™ Data Sheet TMOS E-FET ™ **High Energy Power FET** N-Channel Enhancement-Mode Silicon Gate

This advanced high voltage TMOS E-FET is designed to withstand high energy in the avalanche mode and switch efficiently. This new high energy device also offers a drain-to-source diode with fast recovery time. Designed for high voltage, high speed switching applications such as power supplies, PWM motor controls and other inductive loads, the avalanche energy capability is specified to eliminate the guesswork in designs where inductive loads are switched and offer additional safety margin against unexpected voltage transients.

- Avalanche Energy Capability Specified at Elevated Temperature
- Low Stored Gate Charge for Efficient Switching
- • Internal Source-to-Drain Diode Designed to Replace External Zener Transient Suppressor — Absorbs High Energy in the Avalanche Mode
- Source-to-Drain Diode Recovery Time Comparable to Discrete Fast Recovery Diode



# **ON Semiconductor®**

http://onsemi.com



Preferred devices are Motorola recommended choices for future use and best overall value.

## MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted)

| Rating                                                               | Symbol                                              | Value            | Unit          |
|----------------------------------------------------------------------|-----------------------------------------------------|------------------|---------------|
| Drain-Source Voltage                                                 | V <sub>DSS</sub>                                    | 600              | Vdc           |
| Drain–Gate Voltage ( $R_{GS}$ = 1.0 M $\Omega$ )                     | V <sub>DGR</sub>                                    | 600              | Vdc           |
| Gate-Source Voltage — Continuous<br>— Non-repetitive                 | V <sub>GS</sub><br>V <sub>GSM</sub>                 | ±20<br>±40       | Vdc<br>Vpk    |
| Drain Current — Continuous<br>— Continuous @ 100°C<br>— Pulsed       | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 3.0<br>2.4<br>14 | Adc           |
| Total Power Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub>                                      | 75<br>0.6        | Watts<br>W/°C |
| Operating and Storage Temperature Range                              | T <sub>J</sub> , T <sub>stg</sub>                   | -55 to 150       | °C            |

# UNCLAMPED DRAIN-TO-SOURCE AVALANCHE CHARACTERISTICS (T $_{\rm J}$ < 150°C)

| Single Pulse Drain-to-Source Avalanche Energy — T <sub>J</sub> = 25°C<br>— T <sub>1</sub> = 100°C | W <sub>DSR(1)</sub> | 290<br>46 | mJ |
|---------------------------------------------------------------------------------------------------|---------------------|-----------|----|
| Repetitive Pulse Drain-to-Source Avalanche Energy                                                 | W <sub>DSR(2)</sub> | 7.5       |    |
|                                                                                                   |                     |           |    |

# THERMAL CHARACTERISTICS

| Thermal Resistance — Junction to Case<br>— Junction to Ambient                 | $\begin{array}{c c} R_{\theta JC} & 1.67 \\ R_{\theta JA} & 62.5 \end{array}$ | °C/W |
|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------|
| Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | Т 260                                                                         | °C   |

(1)  $V_{DD}$  = 50 V,  $I_D$  = 3.0 A

(2) Pulse Width and frequency is limited by T<sub>J</sub>(max) and thermal response

Designer's Data for "Worst Case" Conditions - The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design.

## ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                     | Symbol               | Min | Тур | Max       | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-----|-----------|------|
| OFF CHARACTERISTICS                                                                                                                                |                      |     |     |           |      |
| Drain-to-Source Breakdown Voltage ( $V_{GS} = 0$ , $I_D = 250 \ \mu Adc$ )                                                                         | V <sub>(BR)DSS</sub> | 600 | _   | _         | Vdc  |
| Zero Gate Voltage Drain Current<br>( $V_{DS} = 600 \text{ V}, V_{GS} = 0$ )<br>( $V_{DS} = 480 \text{ V}, V_{GS} = 0, T_J = 125^{\circ}\text{C}$ ) | I <sub>DSS</sub>     |     |     | 10<br>100 | μAdc |
| Gate-Body Leakage Current — Forward ( $V_{GSF}$ = 20 Vdc, $V_{DS}$ = 0)                                                                            | I <sub>GSSF</sub>    | —   | _   | 100       | nAdc |
| Gate-Body Leakage Current — Reverse (V <sub>GSR</sub> = 20 Vdc, V <sub>DS</sub> = 0)                                                               | I <sub>GSSR</sub>    | —   | —   | 100       | nAdc |

## **ON CHARACTERISTICS\***

| Gate Threshold Voltage<br>$(V_{DS} = V_{GS}, I_D = 250 \ \mu Adc)$<br>$(T_J = 125^{\circ}C)$                | V <sub>GS(th)</sub> | 2.0<br>1.5 |                                         | 4.0<br>3.5 | Vdc  |
|-------------------------------------------------------------------------------------------------------------|---------------------|------------|-----------------------------------------|------------|------|
| Static Drain-to-Source On-Resistance ( $V_{GS}$ = 10 Vdc, $I_D$ = 1.5 A)                                    | R <sub>DS(on)</sub> | —          | 2.1                                     | 2.2        | Ohms |
| $      Drain-to-Source On-Voltage (V_{GS} = 10 Vdc) \\ (I_D = 3.0 A) \\ (I_D = 1.5 A, T_J = 100^{\circ}C) $ | V <sub>DS(on)</sub> |            | Z                                       | 9.0<br>7.5 | Vdc  |
| Forward Transconductance (V <sub>DS</sub> = 15 Vdc, I <sub>D</sub> = 1.5 A)                                 | 9FS                 | 1.5        | S= .                                    | —          | mhos |
| DYNAMIC CHARACTERISTICS                                                                                     |                     |            | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ |            |      |

# DYNAMIC CHARACTERISTICS

| Input Capacitance          |                                                               | C <sub>iss</sub>   | 770 | — | pF |
|----------------------------|---------------------------------------------------------------|--------------------|-----|---|----|
| Output Capacitance         | (V <sub>DS</sub> = 25 V, V <sub>GS</sub> = 0,<br>f = 1.0 MHz) | C <sub>oss</sub> — | 105 | — |    |
| Transfer Capacitance       |                                                               | C <sub>rss</sub> – | 19  | — |    |
| SWITCHING CHARACTERISTICS* |                                                               |                    |     |   |    |

## SWITCHING CHARACTERISTICS\*

| Turn-On Delay Time  | 5                                                                                                   | t <sub>d(on)</sub>  | I | 23  | _  | ns |
|---------------------|-----------------------------------------------------------------------------------------------------|---------------------|---|-----|----|----|
| Rise Time           | $(V_{DD} = 300 \text{ V}, I_D \approx 3.0 \text{ A},$<br>By $= 100 \text{ O}, B_{D} = 12 \text{ O}$ | tr                  | _ | 34  | _  |    |
| Turn-Off Delay Time |                                                                                                     | t <sub>d(off)</sub> | _ | 58  | _  |    |
| Fall Time           |                                                                                                     | t <sub>f</sub>      | _ | 35  | _  |    |
| Total Gate Charge   |                                                                                                     | Qg                  |   | 28  | 31 | nC |
| Gate-Source Charge  | $(V_{DS} = 420 \text{ V}, I_D = 3.0 \text{ A}, V_{GS} = 10 \text{ V})$                              | Q <sub>gs</sub>     | _ | 5.0 | _  |    |
| Gate-Drain Charge   |                                                                                                     | Q <sub>gd</sub>     |   | 17  |    |    |

# SOURCE-DRAIN DIODE CHARACTERISTICS

| Forward On-Voltage         | CO. CK.                                    | V <sub>SD</sub> | _ | _   | 1.4 | Vdc |
|----------------------------|--------------------------------------------|-----------------|---|-----|-----|-----|
| Forward Turn-On Time       | (I <sub>S</sub> = 3.0 A, di/dt = 100 A/µs) | t <sub>on</sub> | _ | **  |     | ns  |
| Reverse Recovery Time      | SV of                                      | t <sub>rr</sub> |   | 400 |     |     |
| INTERNAL PACKAGE INDUCTANC | E                                          |                 |   |     |     |     |

#### nΗ Internal Drain Inductance $L_{d}$ (Measured from the contact screw on tab to center of die) 3.5 (Measured from the drain lead 0.25" from package to center of die) 4.5 \_\_\_\_ \_\_\_\_ 7.5 Internal Source Inductance $L_{s}$ \_\_\_\_\_ \_\_\_\_ (Measured from the source lead 0.25" from package to source bond pad)

\*Pulse Test: Pulse Width = 300  $\mu$ s, Duty Cycle  $\leq$  2.0%.

\*\* Limited by circuit inductance.

# **TYPICAL ELECTRICAL CHARACTERISTICS**



## SAFE OPERATING AREA INFORMATION





## FORWARD BIASED SAFE OPERATING AREA

The FBSOA curves define the maximum drain-to-source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on a case temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various case temperatures can be determined by using the thermal response curves. Motorola Application Note, AN569, "Transient Thermal Resistance-General Data and Its Use" provides detailed instructions.

## SWITCHING SAFE OPERATING AREA

The switching safe operating area (SOA) of Figure 8 is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current,  $I_{DM}$  and the breakdown voltage,  $V_{(BR)DSS}$ . The switching SOA shown in Figure 8 is applicable for both turn-on and turn-off of the devices for switching times less than one microsecond.





The power averaged over a complete switching cycle must be less than:



Figure 9. Resistive Switching Time Variation versus Gate Resistance



device must sustain during commutation;  $I_{FM}$  is the maximum forward source-drain diode current just prior to the onset of commutation.

 $V_R$  is specified at 80% of  $V_{(BR)DSS}$  to ensure that the CSOA stress is maximized as  $I_S$  decays from  $I_{RM}$  to zero.

 $R_{GS}$  should be minimized during commutation.  $T_{\rm J}$  has only a second order effect on CSOA.

Stray inductances,  $L_{\rm i}$  in Motorola's test circuit are assumed to be practical minimums.

Figure 11. Commutating Waveforms



## PACKAGE DIMENSIONS

## CASE 221A-09 **ISSUE Z**



E-FET and Designer's are trademarks of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc.

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILIC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILIC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILIC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILIC obsent or any liability nor the rights of others. SCILIC products are not designed, intended, or authorized for use a components in systems intended for surgical implant into the body, or other applications are specified to the SCILIC of the S intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative