# Extra-Small, High-Performance, High-Frequency DrMOS Module ## **FDMF6820A** The XS DrMOS family is **onsemi**'s next–generation, fully optimized, ultra–compact, integrated MOSFET plus driver power stage solution for high–current, high– frequency, synchronous buck DC–DC applications. The FDMF6820A integrates a driver IC, two power MOSFETs, and a bootstrap Schottky diode into a thermally enhanced, ultra–compact 6x6 mm package. With an integrated approach, the complete switching power stage is optimized with regard to driver and MOSFET dynamic performance, system inductance, and power MOSFET R<sub>DS(ON)</sub>. XS DrMOS uses **onsemi**'s high-performance POWERTRENCH® MOSFET technology, which dramatically reduces switch ringing, eliminating the need for snubber circuit in most buck converter applications. A driver IC with reduced dead times and propagation delays further enhances the performance. A thermal warning function warns of a potential over–temperature situation. The FDMF6820A also incorporates a Skip Mode (SMOD#) for improved light–load efficiency. The FDMF6820A also provides a 3–state 3.3 V PWM input for compatibility with a wide range of PWM controllers. ## **Features** - Over 93% Peak–Efficiency - High-Current Handling: 60 A - High-Performance PQFN Copper-Clip Package - 3-State 3.3 V PWM Input Driver - Skip-Mode SMOD# (Low-Side Gate Turn Off) Input - Thermal Warning Flag for Over-Temperature Condition - Driver Output Disable Function (DISB# Pin) - Internal Pull–Up and Pull–Down for SMOD# and DISB# Inputs, Respectively - **onsemi** POWERTRENCH Technology MOSFETs for Clean Voltage Waveforms and Reduced Ringing - onsemi SyncFET<sup>™</sup> (Integrated Schottky Diode) Technology in Low-Side MOSFET - Integrated Bootstrap Schottky Diode - Adaptive Gate Drive Timing for Shoot-Through Protection - Under-Voltage Lockout (UVLO) - Optimized for Switching Frequencies up to 1 MHz - Low-Profile SMD Package - Based on the Intel® 4.0 DrMOS Standard - This Device is Pb-Free, Halide Free and is RoHS Compliant #### PQFN40 6x6, 0.5P CASE 483AN #### MARKING DIAGRAM O \$Y&Z&3&K FDMF 6820A \$Y = Company Logo &Z = Assembly Plant Code &3 = 3-Digit Date Code &K = 2-Digits Lot Run Traceability Code FDMF6820A = Device Code #### ORDERING INFORMATION See detailed ordering and shipping information on page 18 of this data sheet. ## **Benefits** - Ultra-Compact 6x6 mm PQFN, 72% Space-Saving Compared to Conventional Discrete Solutions - Fully Optimized System Efficiency - Clean Switching Waveforms with Minimal Ringing - High-Current Handling #### **Applications** - High-Performance Gaming Motherboards - Compact Blade Servers, V–Core and Non–V–Core DC–DC Converters - Desktop Computers, V–Core and Non–V–Core DC–DC Converters - Workstations - High-Current DC-DC Point-of-Load Converters - Networking and Telecom Microprocessor Voltage Regulators - Small Form–Factor Voltage Regulator Modules ## **TYPICAL APPLICATION CIRCUIT** Figure 1. Typical Application Circuit ## **DrMOS BLOCK DIAGRAM** Figure 2. DrMOS Block Diagram ## **PIN CONFIGURATION** Figure 3. Bottom View Figure 4. Bottom View ## **PIN DEFINITIONS** | Pin# | Name | Description | |------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SMOD# | When SMOD#=HIGH, the low-side driver is the inverse of the PWM input. When SMOD#=LOW, the low-side driver is disabled. This pin has a 10 μA internal pull-up current source. Do not add a noise filter capacitor. | | 2 | VCIN | IC bias supply. Minimum 1 μF ceramic capacitor is recommended from this pin to CGND. | | 3 | VDRV | Power for the gate driver. Minimum 1 $\mu F$ ceramic capacitor is recommended to be connected as close as possible from this pin to CGND. | | 4 | BOOT | Bootstrap supply input. Provides voltage supply to the high-side MOSFET driver. Connect a bootstrap capacitor from this pin to PHASE. | | 5, 37, 41 | CGND | IC ground. Ground return for driver IC. | | 6 | GH | For manufacturing test only. This pin must float; it must not be connected to any pin. | | 7 | PHASE | Switch node pin for bootstrap capacitor routing. Electrically shorted to VSWH pin. | | 8 | NC | No connect. The pin is not electrically connected internally, but can be connected to VIN for convenience. | | 9–14, 42 | VIN | Power input. Output stage supply voltage. | | 15, 29–35,<br>43 | VSWH | Switch node input. Provides return for high-side bootstrapped driver and acts as a sense point for the adaptive shoot-through protection. | | 16–28 | PGND | Power ground. Output stage ground. Source pin of the low-side MOSFET. | | 36 | GL | For manufacturing test only. This pin must float; it must not be connected to any pin. | | 38 | THWN# | Thermal warning flag, open collector output. When temperature exceeds the trip limit, the output is pulled LOW. THWN# does not disable the module. | | 39 | DISB# | Output disable. When LOW, this pin disables the power MOSFET switching (GH and GL are held LOW). This pin has a 10 $\mu$ A internal pull–down current source. Do not add a noise filter capacitor. | | 40 | PWM | PWM signal input. This pin accepts a three–state 3.3 V PWM signal from the controller. | #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | | Parameter | | Max | Unit | |--------------------|------------------------------------|--------------------------------------------------------------------------|------|------|------| | V <sub>CIN</sub> | Supply Voltage | Referenced to CGND | -0.3 | 6.0 | V | | V <sub>DRV</sub> | Drive Voltage | Referenced to CGND | -0.3 | 6.0 | V | | V <sub>DISB#</sub> | Output Disable | Referenced to CGND | -0.3 | 6.0 | V | | $V_{PWM}$ | PWM Signal Input | Referenced to CGND | -0.3 | 6.0 | V | | V <sub>SMOD#</sub> | Skip Mode Input | Referenced to CGND | -0.3 | 6.0 | V | | $V_{GL}$ | Low Gate Manufacturing Test Pin | Referenced to CGND | -0.3 | 6.0 | V | | V <sub>THWN#</sub> | Thermal Warning Flag | Referenced to CGND | -0.3 | 6.0 | V | | V <sub>IN</sub> | Power Input | Referenced to PGND, CGND | -0.3 | 25.0 | V | | V <sub>BOOT</sub> | Bootstrap Supply | Referenced to VSWH, PHASE | -0.3 | 6.0 | V | | | | Referenced to CGND | -0.3 | 30.0 | V | | $V_{GH}$ | High Gate Manufacturing Test Pin | Referenced to VSWH, PHASE | -0.3 | 6.0 | V | | | | Referenced to CGND | -0.3 | 25.0 | V | | V <sub>PHS</sub> | PHASE | Referenced to CGND | -0.3 | 25.0 | V | | V <sub>SWH</sub> | Switch Node Input | Referenced to PGND, CGND (DC Only) | -0.3 | 25.0 | V | | | | Referenced to PGND, <20 ns | -8.0 | 28.0 | V | | V <sub>BOOT</sub> | Bootstrap Supply | Referenced to VDRV | - | 22.0 | V | | | | Referenced to VDRV, <20 ns | - | 25.0 | V | | I <sub>THWN#</sub> | THWN# Sink Current | · | -0.1 | 7.0 | mA | | I <sub>O(AV)</sub> | Output Current (Note 1) | $f_{SW} = 300 \text{ kHz}, V_{IN} = 12 \text{ V}, V_{O} = 1.0 \text{ V}$ | - | 60 | Α | | | | f <sub>SW</sub> = 1 MHz, V <sub>IN</sub> = 12 V, V <sub>O</sub> = 1.0 V | - | 55 | 1 | | θЈРСВ | Junction-to-PCB Thermal Resistance | • | - | 2.7 | °C/W | | T <sub>A</sub> | Ambient Temperature Range | | -40 | +125 | °C | | TJ | Maximum Junction Temperature | | - | +150 | °C | | T <sub>STG</sub> | Storage Temperature Range | | -55 | +150 | °C | | ESD | Electrostatic Discharge Protection | Human Body Model, JESD22-A114 | 2000 | - | V | | | | Charged Device Model, JESD22–C101 | 2500 | - | 1 | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | Тур | Max | Unit | |------------------|-----------------------------------|-----|------|------------------|------| | V <sub>CIN</sub> | Control Circuit Supply Voltage | 4.5 | 5.0 | 5.5 | V | | $V_{DRV}$ | Gate Drive Circuit Supply Voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>IN</sub> | Output Stage Supply Voltage | 3.0 | 12.0 | 16.0<br>(Note 2) | V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>1.</sup> I<sub>O(AV)</sub> is rated using **onsemi**'s DrMOS evaluation board, at T<sub>A</sub> = 25°C, with natural convection cooling. This rating is limited by the peak DrMOS temperature, T<sub>J</sub> = 150°C, and varies depending on operating conditions and PCB layout. This rating can be changed with different application settings. <sup>2.</sup> Operating at high V<sub>IN</sub> can create excessive AC overshoots on the VSWH-to-GND and BOOT-to-GND nodes during MOSFET switching transients. For reliable DrMOS operation, VSWH-to-GND and BOOT-to-GND must remain at or below the Absolute Maximum Ratings shown in the table above. Refer to the "Application Information" and "PCB Layout Guidelines" sections of this datasheet for additional information. **ELECTRICAL CHARACTERISTICS** (Typical values are $V_{IN} = 12 \text{ V}$ , $V_{CIN} = 5 \text{ V}$ , $V_{DRV} = 5 \text{ V}$ , and $T_A = T_J = +25^{\circ}\text{C}$ unless otherwise noted.) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------------------------|------------------------------------------------------------------------|------|------|------|------| | BASIC OPERA | TION | • | | | - | | | IQ | Quiescent Current | $I_Q = I_{VCIN} + I_{VDRV}$ , PWM = LOW or HIGH or Float | - | _ | 2 | mA | | V <sub>UVLO</sub> | UVLO Threshold | V <sub>CIN</sub> Rising | 2.9 | 3.1 | 3.3 | V | | V <sub>UVLO_Hys</sub> | UVLO Hysteresis | | - | 0.4 | _ | V | | PWM INPUT (\ | / <sub>CIN</sub> = V <sub>DRV</sub> = 5 V ±10%) | • | | • | | • | | R <sub>UP_PWM</sub> | Pull-Up Impedance | V <sub>PWM</sub> = 5 V | - | 26 | _ | kΩ | | R <sub>DN_PWM</sub> | Pull-Down Impedance | V <sub>PWM</sub> = 0 V | - | 12 | - | kΩ | | V <sub>IH_PWM</sub> | PWM High Level Voltage | | 1.88 | 2.25 | 2.61 | V | | V <sub>TRI_HI</sub> | 3-State Upper Threshold | | 1.84 | 2.20 | 2.56 | V | | V <sub>TRI_LO</sub> | 3–State Lower Threshold | | 0.70 | 0.95 | 1.19 | V | | V <sub>IL_PWM</sub> | PWM Low Level Voltage | | 0.62 | 0.85 | 1.13 | V | | t <sub>D_HOLD</sub> OFF | 3–State Shut–Off Time | | - | 160 | 200 | ns | | V <sub>HiZ_PWM</sub> | 3-State Open Voltage | | 1.40 | 1.60 | 1.90 | V | | t <sub>PWM</sub> _OFF_MIN | PWM Minimum Off Time | | 120 | _ | _ | ns | | | / <sub>CIN</sub> = V <sub>DRV</sub> = 5 V ±5%) | | | | | | | R <sub>UP_PWM</sub> | Pull-Up Impedance | V <sub>PWM</sub> = 5 V | - | 26 | _ | kΩ | | R <sub>DN PWM</sub> | Pull-Down Impedance | V <sub>PWM</sub> = 0 V | - | 12 | _ | kΩ | | V <sub>IH_PWM</sub> | PWM High Level Voltage | | 2.00 | 2.25 | 2.50 | V | | V <sub>TRI_HI</sub> | 3-State Upper Threshold | | 1.94 | 2.20 | 2.46 | V | | V <sub>TRI_LO</sub> | 3–State Lower Threshold | | 0.75 | 0.95 | 1.15 | V | | V <sub>IL_PWM</sub> | PWM Low Level Voltage | | 0.66 | 0.85 | 1.09 | V | | t <sub>D HOLD-OFF</sub> | 3-State Shut-Off Time | | _ | 160 | 200 | ns | | V <sub>HiZ_PWM</sub> | 3-State Open Voltage | | 1.45 | 1.60 | 1.80 | V | | t <sub>PWM</sub> OFF_MIN | PWM Minimum Off Time | | 120 | _ | _ | ns | | DISB# INPUT | | | | | | ı | | V <sub>IH_DISB</sub> | High-Level Input Voltage | | 2 | _ | _ | V | | V <sub>IL_DISB</sub> | Low-Level Input Voltage | | - | _ | 0.8 | V | | I <sub>PLD</sub> | Pull-Down Current | | - | 10 | _ | μΑ | | t <sub>PD_DISBL</sub> | Propagation Delay | PWM = GND, Delay Between DISB# from HIGH to LOW to GL from HIGH to LOW | - | 25 | - | ns | | t <sub>PD_DISBH</sub> | Propagation Delay | PWM = GND, Delay Between DISB# from LOW to HIGH to GL from LOW to HIGH | - | 25 | - | ns | | SMOD# INPUT | | <u> </u> | | • | • | • | | V <sub>IH_SMOD</sub> | High-Level Input Voltage | | 2 | _ | _ | V | | V <sub>IL_SMOD</sub> | Low-Level Input Voltage | | _ | - | 0.8 | V | | I <sub>PLU</sub> | Pull-Up Current | | _ | 10 | _ | μΑ | | t <sub>PD_SLGLL</sub> | Propagation Delay | PWM = GND, Delay Between SMOD# from HIGH to LOW to GL from HIGH to LOW | - | 10 | _ | ns | | t <sub>PD_SHGLH</sub> | Propagation Delay | PWM = GND, Delay Between SMOD# from LOW to HIGH to GL from LOW to HIGH | - | 10 | _ | ns | **ELECTRICAL CHARACTERISTICS** (Typical values are $V_{IN} = 12 \text{ V}$ , $V_{CIN} = 5 \text{ V}$ , $V_{DRV} = 5 \text{ V}$ , and $T_A = T_J = +25^{\circ}\text{C}$ unless otherwise noted.) (continued) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-----|----------|----------| | THERMAL WA | RNING FLAG | | | | | | | T <sub>ACT</sub> | Activation Temperature | | _ | 150 | _ | °C | | T <sub>RST</sub> | Reset Temperature | | - | 135 | - | °C | | R <sub>THWN</sub> | Pull-Down Resistance | I <sub>PLD</sub> = 5 mA | - | 30 | - | Ω | | 250 ns TIMEO | UT CIRCUIT | | | | | | | t <sub>D_TIMEOUT</sub> | Timeout Delay | SW = 0 V, Delay Between GH from HIGH to LOW and GL from LOW to HIGH | - | 250 | _ | ns | | HIGH-SIDE DF | RIVER (f <sub>SW</sub> = 1000 kHz, I <sub>OUT</sub> = 3 | 0 A, T <sub>A</sub> = +25°C) | | • | | - | | R <sub>SOURCE_GH</sub> | Output Impedance, Sourcing | Source Current = 100 mA | - | 1 | _ | Ω | | R <sub>SINK_GH</sub> | Output Impedance, Sinking | Sink Current = 100 mA | - | 0.8 | _ | Ω | | t <sub>R_GH</sub> | Rise Time | GH = 10% to 90% | - | 10 | _ | ns | | t <sub>F_GH</sub> | Fall Time | GH = 90% to 10% | _ | 10 | - | ns | | t <sub>D_DEADON</sub> | LS to HS Deadband Time | GL Going LOW to GH Going HIGH, 1.0 V GL to 10% GH | - | 15 | - | ns | | t <sub>PD_PLGHL</sub> | PWM LOW Propagation Delay | PWM Going LOW to GH Going LOW, V <sub>IL_PWM</sub> to 90% GH | - | 20 | 30 | ns | | t <sub>PD_PHGHH</sub> | PWM HIGH Propagation<br>Delay (SMOD# = 0) | PWM Going HIGH to GH Going HIGH, $V_{IH\_PWM}$ to 10% GH (SMOD# = 0, $I_{D\_LS} > 0$ ) | - | 30 | _ | ns | | t <sub>PD_TSGHH</sub> | Exiting 3–State Propagation Delay | PWM (From 3–State) Going HIGH to GH<br>Going HIGH, V <sub>IH_PWM</sub> to 10% GH | - | 30 | _ | ns | | LOW-SIDE DR | RIVER (f <sub>SW</sub> = 1000 kHz, I <sub>OUT</sub> = 30 | O A, T <sub>A</sub> = +25°C) | | | | | | R <sub>SOURCE_GL</sub> | Output Impedance, Sourcing | Source Current = 100 mA | - | 1 | _ | Ω | | R <sub>SINK_GL</sub> | Output Impedance, Sinking | Sink Current = 100 mA | - | 0.5 | _ | Ω | | t <sub>R_GL</sub> | Rise Time | GL = 10% to 90% | - | 30 | _ | ns | | t <sub>F_GL</sub> | Fall Time | GL = 90% to 10% | - | 15 | _ | ns | | t <sub>D_DEADOFF</sub> | HS to LS Deadband Time | SW Going LOW to GL Going HIGH, 2.2 V SW to 10% GL | - | 15 | _ | ns | | t <sub>PD_PHGLL</sub> | PWM-HIGH Propagation<br>Delay | PWM Going HIGH to GL Going LOW, V <sub>IH_PWM</sub> to 90% GL | - | 10 | 25 | ns | | t <sub>PD_TSGLH</sub> | Exiting 3–State Propagation Delay | PWM (From 3–State) Going LOW to GL<br>Going HIGH, V <sub>IL_PWM</sub> to 10% GL | - | 20 | - | ns | | BOOT DIODE | | | | - | <u>-</u> | <u>-</u> | | V <sub>F</sub> | Forward-Voltage Drop | I <sub>F</sub> = 20 mA | - | 0.3 | - | V | | V <sub>R</sub> | Breakdown Voltage | I <sub>R</sub> = 1 mA | 22 | _ | _ | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Figure 5. PWM Timing Diagram #### TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , $V_{CIN} = 5 \text{ V}$ , $V_{DRV} = 5 \text{ V}$ , $V_{OUT} = 250 \text{ nH}$ , $V_{A} = 25^{\circ}\text{C}$ , and natural convection cooling, unless otherwise specified.) Figure 6. Safe Operating Area Figure 8. Power Loss vs. Switching Frequency Figure 9. Power Loss vs. Input Voltage Figure 10. Power Loss vs. Driver Supply Voltage Figure 11. Power Loss vs. Output Voltage ## TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ , $V_{CIN} = 5 \text{ V}$ , $V_{DRV} = 5 \text{ V}$ , $V_{DUT} = 250 \text{ nH}$ , $V_{A} = 25^{\circ}\text{C}$ , and natural convection cooling, unless otherwise specified.) Figure 12. Power Loss vs. Output Inductor Figure 14. Driver Supply Current vs. Driver Supply Voltage Figure 16. UVLO Threshold vs. Temperature Figure 13. Driver Supply Current vs. Switching Frequency Figure 15. Driver Supply Current vs. Output Current Figure 17. PWM Threshold vs. Driver Supply Voltage ## TYPICAL PERFORMANCE CHARACTERISTICS (Test Conditions: V<sub>CIN</sub> = 5 V, V<sub>DRV</sub> = 5 V, T<sub>A</sub> = 25°C, and natural convection cooling, unless otherwise specified.) Figure 18. PWM Threshold vs. Temperature Figure 19. SMOD# Threshold vs. Driver Supply Voltage Figure 20. SMOD# Threshold vs. Temperature Figure 21. SMOD# Pull-Up Current vs. Temperature Figure 22. DISB# Threshold vs. Driver Supply Voltage Figure 23. DISB# Threshold vs. Temperature ## **TYPICAL PERFORMANCE CHARACTERISTICS** (Test Conditions: $V_{CIN} = 5 \text{ V}$ , $V_{DRV} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , and natural convection cooling, unless otherwise specified.) Figure 24. DISB# Pull-Down Current vs. Temperature Figure 25. Boot Diode Forward Voltage vs. Temperature #### **FUNCTIONAL DESCRIPTION** The FDMF6820A is a driver–plus–FET module optimized for the synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high–side and the low–side MOSFETs. Each part is capable of driving speeds up to 1 MHz. #### VCIN and Disable (DISB#) The VCIN pin is monitored by an Under–Voltage Lockout (UVLO) circuit. When $V_{CIN}$ rises above ~3.1 V, the driver is enabled. When $V_{CIN}$ falls below ~2.7 V, the driver is disabled (GH, GL=0). The driver can also be disabled by pulling the DISB# pin LOW (DISB# < $V_{IL\_DISB}$ ), which holds both GL and GH LOW regardless of the PWM input state. The driver can be enabled by raising the DISB# pin voltage HIGH (DISB# > $V_{IH\_DISB}$ ). Table 1. UVLO AND DISABLE LOGIC | UVLO | DISB# | Driver State | |------|-------|-----------------------| | 0 | Х | Disabled (GH, GL=0) | | 1 | 0 | Disabled (GH, GL=0) | | 1 | 1 | Enabled (see Table 2) | | 1 | Open | Disabled (GH, GL=0) | 3. DISB# internal pull-down current source is 10 µA. ## Thermal Warning Flag (THWN#) The FDMF6820A provides a thermal warning flag (THWN#) to warn of over-temperature conditions. The thermal warning flag uses an open-drain output that pulls to CGND when the activation temperature (150°C) is reached. The THWN# output returns to a high- impedance state once the temperature falls to the reset temperature (135°C). For use, the THWN# output requires a pull-up resistor, which can be connected to VCIN. THWN# does NOT disable the DrMOS module. Figure 26. THWN Operation #### Three-State PWM Input The FDMF6820A incorporates a three–state 3.3 V PWM input gate drive design. The three–state gate drive has both logic HIGH level and LOW level, along with a three–state shutdown window. When the PWM input signal enters and remains within the three–state window for a defined hold–off time (t<sub>D\_HOLD</sub>–OFF), both GL and GH are pulled LOW. This enables the gate drive to shut down both high–side and low–side MOSFETs to support features such as phase shedding, which is common on multi–phase voltage regulators. #### **Exiting Three-State Condition** When exiting a valid three–state condition, the FDMF6820A follows the PWM input command. If the PWM input goes from three–state to LOW, the low–side MOSFET is turned on. If the PWM input goes from three–state to HIGH, the high–side MOSFET is turned on. This is illustrated in Figure 27. The FDMF6820A design allows for short propagation delays when exiting the three–state window (see Electrical Characteristics). ## Low-Side Driver The low-side driver (GL) is designed to drive a ground-referenced, low-R<sub>DS(ON)</sub>, N-channel MOSFET. The bias for GL is internally connected between the VDRV and CGND pins. When the driver is enabled, the driver's output is 180° out of phase with the PWM input. When the driver is disabled (DISB#=0 V), GL is held LOW. #### **High-Side Driver** The high–side driver (GH) is designed to drive a floating N–channel MOSFET. The bias voltage for the high–side driver is developed by a bootstrap supply circuit consisting of the internal Schottky diode and external bootstrap capacitor (C<sub>BOOT</sub>). During startup, V<sub>SWH</sub> is held at PGND, allowing C<sub>BOOT</sub> to charge to V<sub>DRV</sub> through the internal diode. When the PWM input goes HIGH, GH begins to charge the gate of the high–side MOSFET (Q1). #### **Adaptive Gate Drive Circuit** The driver IC advanced design ensures minimum MOSFET dead–time, while eliminating potential shoot–through (cross–conduction) currents. It senses the state of the MOSFETs and adjusts the gate drive adaptively to ensure they do not conduct simultaneously. Figure 27 provides the relevant timing waveforms. To prevent overlap during the LOW–to–HIGH switching transition (Q2 off to Q1 on), the adaptive circuitry monitors the voltage at the GL pin. When the PWM signal goes HIGH, Q2 begins to turn off after a propagation delay (tpD\_PHGLL). Once the GL pin is discharged below 1.0 V, Q1 begins to turn on after adaptive delay tD\_DEADON. To preclude overlap during the HIGH-to-LOW transition (Q1 off to Q2 on), the adaptive circuitry monitors the voltage at the GH-to-PHASE pin pair. When the PWM signal goes LOW, Q1 begins to turn off after a propagation delay (tpD\_PLGHL). Once the voltage across GH-to-PHASE falls below 2.2 V, Q2 begins to turn on after adaptive delay tD\_DEADOFF- #### NOTES: $t_{PD\_xxx}$ = propagation delay from external signal (PWM, SMOD#, etc.) to IC generated signal. Example ( $t_{PD\_PHGLL}$ – PWM going HIGH to LS $V_{GS}$ (GL) going LOW) t<sub>D xxx</sub> = delay from IC generated signal to IC generated signal. Example (t<sub>D DEADON</sub> - LS V<sub>GS</sub> (GL) LOW to HS V<sub>GS</sub> (GH) HIGH) #### **PWM** $t_{PD\_PHGLL}$ = PWM rise to LS $V_{GS}$ fall, $V_{IH\_PWM}$ to 90% LS $V_{GS}$ $t_{PD\ PLGHL}$ = PWM fall to HS $V_{GS}$ fall, $V_{IL\ PWM}$ to 90% HS $V_{GS}$ $t_{PD}$ PHGHH = PWM rise to HS $V_{GS}$ rise, $V_{IH}$ PWM to 10% HS $V_{GS}$ (SMOD# held LOW) #### SMOD# $\begin{aligned} & \text{tp}_{\text{SLGLL}} = \text{SMOD\# fall to LS V}_{\text{GS}} \text{ fall, V}_{\text{IL\_SMOD}} \text{ to 90\% LS V}_{\text{GS}} \\ & \text{tp}_{\text{D SHGLH}} = \text{SMOD\# rise to LS V}_{\text{GS}} \text{ rise, V}_{\text{IH SMOD}} \text{ to 10\% LS V}_{\text{GS}} \end{aligned}$ ## Exiting 3-state $t_{PD}$ TSGHH = PWM 3-state to HIGH to HS $V_{GS}$ rise, $V_{IH}$ PWM to 10% HS $V_{GS}$ $t_{PD}$ TSGLH = PWM 3-state to LOW to LS $V_{GS}$ rise, $V_{IL}$ PWM to 10% LS $V_{GS}$ ## Dead Times $t_{D\_DEADON}$ = LS $V_{GS}$ fall to HS $V_{GS}$ rise, LS–comp trip value (~1.0 V GL) to 10% HS $V_{GS}$ $t_{D\ DEADOFF}$ = $V_{SWH}$ fall to LS $V_{GS}$ rise, SW-comp trip value (~2.2 V VSWH) to 10% LS $V_{GS}$ ## Figure 27. PWM and 3-State Timing Diagram ## Skip Mode (SMOD#) The Skip Mode function allows for higher converter efficiency when operated in light-load conditions. When SMOD# is pulled LOW, the low-side MOSFET gate signal is disabled (held LOW), preventing discharge of the output capacitors as the filter inductor current attempts reverse current flow – known as "Diode Emulation" Mode. When the SMOD# pin is pulled HIGH, the synchronous buck converter works in Synchronous Mode. This mode allows for gating on the Low Side MOSFET. When the SMOD# pin is pulled LOW, the low–side MOSFET is gated off. If the SMOD# pin is connected to the PWM controller, the controller can actively enable or disable SMOD# when the controller detects light–load condition from output current sensing. Normally this pin is active LOW. See Figure 28 for timing delays. Table 2. SMOD# LOGIC | DISB# | PWM | SMOD# | GH | GL | |-------|---------|-------|----|----| | 0 | Х | Х | 0 | 0 | | 1 | 3-State | Х | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | | 1 | 1 | 0 | 1 | 0 | | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 0 | The SMOD# feature is intended to have a short propagation delay between the SMOD# signal and the low-side FET VGS response time to control diode emulation on a cycle-by-cycle basis. Figure 28. SMOD# Timing Diagram #### APPLICATION INFORMATION ### **Supply Capacitor Selection** For the supply inputs ( $V_{CIN}$ ), a local ceramic bypass capacitor is recommended to reduce noise and to supply the peak current. Use at least a 1 $\mu F$ X7R or X5R capacitor. Keep this capacitor close to the VCIN pin and connect it to the GND plane with vias. #### **Bootstrap Circuit** The bootstrap circuit uses a charge storage capacitor ( $C_{BOOT}$ ), as shown in Figure 30. A bootstrap capacitance of 100 nF X7R or X5R capacitor is usually adequate. A series bootstrap resistor may be needed for specific applications to improve switching noise immunity. The boot resistor may be required when operating above 15 $V_{IN}$ and is effective at controlling the high–side MOSFET turn–on slew rate and $V_{SHW}$ overshoot. $R_{BOOT}$ values from 0.5 to 3.0 $\Omega$ are typically effective in reducing VSWH overshoot. #### **VCIN Filter** The VDRV pin provides power to the gate drive of the high-side and low-side power MOSFET. In most cases, it can be connected directly to VCIN, the pin that provides power to the logic section of the driver. For additional noise immunity, an RC filter can be inserted between the VDRV and VCIN pins. Recommended values would be 10 $\Omega$ and 1 $\mu F$ . ## **Power Loss and Efficiency** Measurement and Calculation Refer to Figure 30 for power loss testing method. Power loss calculations are: $$P_{IN} = (V_{IN} \times I_{IN}) + (V_{5V} \times I_{5V}) (W)$$ (eq. 1) $$P_{SW} = V_{SW} \times I_{OUT}(W)$$ (eq. 2) $$P_{OUT} = V_{OUT} \times I_{OUT} (W)$$ (eq. 3) $$P_{LOSS\ MODULE} = P_{IN} - P_{SW}(W)$$ (eq. 4) $$P_{LOSS BOARD} = P_{IN} - P_{OUT}(W)$$ (eq. 5) $$\mathsf{EFF}_{\mathsf{MODULE}} = 100 \times \mathsf{P}_{\mathsf{SW}}/\mathsf{P}_{\mathsf{IN}} \,(\%) \tag{eq. 6}$$ $$\mathsf{EFF}_{\mathsf{BOARD}} = 100 \times \mathsf{P}_{\mathsf{OUT}}/\mathsf{P}_{\mathsf{IN}} \,(\%) \tag{eq. 7}$$ Figure 29. Block Diagram With V<sub>CIN</sub> Filter Figure 30. Power Loss Measurement ## **PCB LAYOUT GUIDELINES** Figure 31 and Figure 32 provide an example of a proper layout for the FDMF6820A and critical components. All of the high-current paths, such as VIN, VSWH, VOUT, and GND copper, should be short and wide for low inductance and resistance. This aids in achieving a more stable and evenly distributed current flow, along with enhanced heat radiation and system performance. ## **Recommendations for PCB Designers** - Input ceramic bypass capacitors must be placed close to the VIN and PGND pins. This helps reduce the high-current power loop inductance and the input current ripple induced by the power MOSFET switching operation. - 2. The V<sub>SWH</sub> copper trace serves two purposes. In addition to being the high-frequency current path from the DrMOS package to the output inductor, it serves as a heat sink for the low-side MOSFET in the DrMOS package. The trace should be short and wide enough to present a low-impedance path for the high-frequency, high-current flow between the DrMOS and inductor. The short and wide trace minimizes electrical losses as well as the DrMOS temperature rise. Note that the V<sub>SWH</sub> node is a high-voltage and high-frequency switching node with high noise potential. Care should be taken to minimize coupling to adjacent traces. Since this copper trace acts as a heat sink for the lower MOSFET, balance using the largest area possible to improve DrMOS cooling while maintaining acceptable noise emission. - An output inductor should be located close to the FDMF6820A to minimize the power loss due to the V<sub>SWH</sub> copper trace. Care should also be taken so the inductor dissipation does not heat the DrMOS. - 4. POWERTRENCH MOSFETs are used in the output stage and are effective at minimizing ringing due to fast switching. In most cases, no VSWH snubber is required. If a snubber is used, it should be placed close to the VSWH and PGND pins. The selected resistor and capacitor need to be the proper size for power dissipation. - 5. VCIN, VDRV, and BOOT capacitors should be placed as close as possible to the VCIN-to-CGND, VDRV-to-CGND, and BOOT-to-PHASE pin pairs to ensure clean and stable power. Routing width and length should be considered as well. - Include a trace from the PHASE pin to the VSWH pin to improve noise margin. Keep this trace as short as possible. - 7. The layout should include the option to insert a small-value series boot resistor between the boot capacitor and BOOT pin. The boot-loop size, including $R_{\rm BOOT}$ and $C_{\rm BOOT}$ , should be as small as - possible. The boot resistor may be required when operating above 15 $V_{IN}$ and is effective at controlling the high–side MOSFET turn–on slew rate and $V_{SHW}$ overshoot. $R_{BOOT}$ can improve noise operating margin in synchronous buck designs that may have noise issues due to ground bounce or high positive and negative $V_{SWH}$ ringing. Inserting a boot resistance lowers the DrMOS efficiency. Efficiency versus noise trade–offs must be considered. $R_{BOOT}$ values from 0.5 $\Omega$ to 3.0 $\Omega$ are typically effective in reducing $V_{SWH}$ overshoot. - 8. The VIN and PGND pins handle large current transients with frequency components greater than 100 MHz. If possible, these pins should be connected directly to the VIN and board GND planes. The use of thermal relief traces in series with these pins is discouraged since this adds inductance to the power path. This added inductance in series with either the VIN or PGND pin degrades system noise immunity by increasing positive and negative V<sub>SWH</sub> ringing. - 9. GND pad and PGND pins should be connected to the GND copper plane with multiple vias for stable grounding. Poor grounding can create a noise transient offset voltage level between CGND and PGND. This could lead to faulty operation of the gate driver and MOSFETs. - 10. Ringing at the BOOT pin is most effectively controlled by close placement of the boot capacitor. Do not add an additional BOOT to the PGND capacitor. This may lead to excess current flow through the BOOT diode. - 11. The SMOD# and DISB# pins have weak internal pull-up and pull-down current sources, respectively. These pins should not have any noise filter capacitors. Do not to float these pins unless absolutely necessary. - 12. Use multiple vias on the VIN and VOUT copper areas to interconnect top, inner, and bottom layers to distribute current flow and heat conduction. Do not put many vias on the VSWH copper to avoid extra parasitic inductance and noise on the switching waveform. As long as efficiency and thermal performance are acceptable, place only one VSWH copper on the top layer and use no vias on the VSWH copper to minimize switch node parasitic noise. Vias should be relatively large and of reasonably low inductance. Critical high-frequency components, such as RBOOT, CBOOT, RC snubber, and bypass capacitors; should be located as close to the respective DrMOS module pins as possible on the top layer of the PCB. If this is not feasible, they can be connected from the backside through a network of low-inductance vias. Figure 31. PCB Layout Example (Top View) Figure 32. PCB Layout Example (Bottom View) ## **ORDERING INFORMATION** | Part Number | Top Mark | Current Rating | Package Type | Shipping <sup>†</sup> | |-------------|-----------|----------------|------------------------------------------------------------------------------|-----------------------| | FDMF6820A | FDMF6820A | 60 A | 40-Lead, Clipbond PQFN DrMOS, 6.0 mm x 6.0 mm Package (Pb-Free, Halide Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. Intel and the Intel logo are trademarks of Intel Corporation or its subsidiaries. SyncFET is trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. | DOCUMENT NUMBER: 98AON13663G | | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | PQFN40 6X6, 0.5P | | PAGE 1 OF 1 | | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales