

# MOSFET – Dual, N-Channel, POWERTRENCH®

# 30 V, 12 m $\Omega$ and 23.5 m $\Omega$

# **FDMC7200**

#### **General Description**

This device includes two specialized N-Channel MOSFETs in a dual Power 33 (3 mm x 3 mm MLP) package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous MOSFET (Q2) have been designed to provide optimal power efficiency.

#### **Features**

- Q1: N-Channel
  - Max  $R_{DS(on)} = 23.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 6 \text{ A}$
  - Max  $R_{DS(on)} = 38 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 5 \text{ A}$
- Q2: N-Channel
  - Max  $R_{DS(on)} = 12 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 8 \text{ A}$
  - Max  $R_{DS(on)} = 18 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 7 \text{ A}$
- This Device is Pb-Free, Halide Free and is RoHS Compliant

#### **Applications**

- Mobile Computing
- Mobile Internet Devices
- General Purpose Point of Load



#### **MARKING DIAGRAM**

&Z&2&K FDMC 7200

&Z = Assembly Plant Code &2 = 2-Digit Date-Code &K = 2-Digit Lot Code FDMC7200 = Device Code

#### **PIN ASSIGNMENT**



#### **ORDERING INFORMATION**

| Device   | Package                            | Shipping <sup>†</sup> |
|----------|------------------------------------|-----------------------|
| FDMC7200 | WDFN8<br>(Pb-Free,<br>Halide Free) | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

## **MOSFET MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ , unless otherwise noted)

| Symbol                            | Parameter                                                          |                       | Q1            | Q2            | Unit |
|-----------------------------------|--------------------------------------------------------------------|-----------------------|---------------|---------------|------|
| $V_{DS}$                          | Drain to Source Voltage                                            |                       | 30            | 30            | V    |
| $V_{GS}$                          | Gate to Source Voltage (Note 3)                                    |                       | ±20           | ±20           | V    |
| I <sub>D</sub>                    | Drain Current - Continuous (Package Limited) T <sub>C</sub> = 25°C |                       | 8             | 8             | Α    |
|                                   | <ul><li>Continuous (Silicon Limited)</li></ul>                     | T <sub>C</sub> = 25°C | 20            | 40            |      |
|                                   | - Continuous                                                       | $T_A = 25^{\circ}C$   | 6 (Note 1a)   | 8 (Note 1b)   |      |
|                                   | - Pulsed                                                           |                       | 40            | 40            |      |
| $P_{D}$                           | Power Dissipation                                                  | T <sub>A</sub> = 25°C | 1.9 (Note 1a) | 2.2 (Note 1b) | W    |
|                                   | Power Dissipation                                                  | $T_A = 25^{\circ}C$   | 0.7 (Note 1c) | 0.9 (Note 1d) |      |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range                   |                       |               | +150          | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# **THERMAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ , unless otherwise noted)

| Symbol          | Parameter                               | Q1            | Q2            | Unit |
|-----------------|-----------------------------------------|---------------|---------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 65 (Note 1a)  | 55 (Note 1b)  | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 180 (Note 1c) | 145 (Note 1d) |      |
| $R_{	heta JC}$  | Thermal Resistance, Junction to Case    | 7.5           | 4             |      |

# **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Symbol                                 | Parameter                                                   | Test Conditions                                                                                                                                                     | Type     | Min         | Тур            | Max                | Unit  |  |
|----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|----------------|--------------------|-------|--|
| OFF CHARACTERISTICS                    |                                                             |                                                                                                                                                                     |          |             |                |                    |       |  |
| BV <sub>DSS</sub>                      | Drain to Source Breakdown Voltage                           | $\begin{array}{l} I_D = 250 \; \mu A, \; V_{GS} = 0 \; V \\ I_D = 250 \; \mu A, \; V_{GS} = 0 \; V \end{array}$                                                     | Q1<br>Q2 | 30<br>30    | -<br>-         | -<br>-             | V     |  |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient                | $I_D$ = 250 μA, referenced to 25°C $I_D$ = 250 μA, referenced to 25°C                                                                                               | Q1<br>Q2 | -<br>-      | 14<br>14       | -<br>-             | mV/°C |  |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V<br>V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                                                                      | Q1<br>Q2 | -<br>-      | -<br>-         | 1<br>1             | μΑ    |  |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current                              | $V_{GS} = \pm 20 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                                                   | Q1<br>Q2 | -<br>-      | -<br>-         | 100<br>100         | nA    |  |
| ON CHARA                               | CTERISTICS                                                  |                                                                                                                                                                     |          |             |                |                    |       |  |
| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$<br>$V_{GS} = V_{DS}, I_D = 250 \mu A$                                                                                            | Q1<br>Q2 | 1.0<br>1.0  | 2.3<br>2.3     | 3.0<br>3.0         | V     |  |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, referenced to 25°C $I_D$ = 250 μA, referenced to 25°C                                                                                               | Q1<br>Q2 | -<br>-      | -5<br>-6       | -<br>-             | mV/°C |  |
| R <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | $V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 5 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}, T_J = 125 ^{\circ}\text{C}$ | Q1       | -<br>-<br>- | 19<br>28<br>29 | 23.5<br>38<br>35.5 | mΩ    |  |
|                                        |                                                             | $V_{GS} = 10 \text{ V}, I_D = 8 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 7 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 8 \text{ A}, T_J = 125^{\circ}\text{C}$  | Q2       | -<br>-<br>- | 10<br>13<br>15 | 12<br>18<br>18     |       |  |
| 9FS                                    | Forward Transconductance                                    | V <sub>DD</sub> = 5 V, I <sub>D</sub> = 6 A<br>V <sub>DD</sub> = 5 V, I <sub>D</sub> = 8 A                                                                          | Q1<br>Q2 | -<br>-      | 29<br>56       | <u>-</u><br>-      | S     |  |
| DYNAMIC CHARACTERISTICS                |                                                             |                                                                                                                                                                     |          |             |                |                    |       |  |
| C <sub>iss</sub>                       | Input Capacitance                                           | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHZ                                                                                                            | Q1<br>Q2 | _<br>_      | 495<br>1180    | 660<br>1570        | pF    |  |
| C <sub>oss</sub>                       | Output Capacitance                                          |                                                                                                                                                                     | Q1<br>Q2 | -<br>-      | 145<br>330     | 195<br>440         | pF    |  |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                                |                                                                                                                                                                     | Q1<br>Q2 | -<br>-      | 20<br>30       | 30<br>45           | pF    |  |

### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Symbol              | Parameter                             | Test Conditions                                                                                                                        | Type     | Min    | Тур        | Max               | Unit |
|---------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------|--------|------------|-------------------|------|
| DYNAMIC (           | CHARACTERISTICS                       | •                                                                                                                                      | •        |        | •          |                   | •    |
| $R_g$               | Gate Resistance                       | f = 1 MHz                                                                                                                              | Q1<br>Q2 | -<br>- | 1.4<br>1.4 | <del>-</del><br>- | Ω    |
| SWITCHING           | CHARACTERISTICS                       |                                                                                                                                        |          |        |            |                   |      |
| t <sub>d(on)</sub>  | Turn-On Delay Time                    | Q1<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 1 A,                                                                                    | Q1<br>Q2 | _<br>_ | 11<br>13   | 20<br>23          | ns   |
| t <sub>r</sub>      | Rise Time                             | $V_{GS} = 10 \text{ V}, \ \overline{R}_{GEN} = 6 \Omega$ Q2 $V_{DD} = 15 \text{ V}, \ I_D = 1 \text{ A},$                              | Q1<br>Q2 | -<br>- | 3.1<br>4   | 10<br>10          | ns   |
| t <sub>d(off)</sub> | Turn-Off Delay Time                   | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$                                                                                            | Q1<br>Q2 | -<br>- | 35<br>38   | 56<br>60          | ns   |
| t <sub>f</sub>      | Fall Time                             |                                                                                                                                        | Q1<br>Q2 | -<br>- | 1.3<br>6   | 10<br>12          | ns   |
| Q <sub>g(TOT)</sub> | Total Gate Charge                     | $V_{GS} = 0 \text{ V to } 10 \text{ V}$ Q1: $V_{DD} = 15 \text{ V}, I_D = 6 \text{ A}$ Q2: $V_{DD} = 15 \text{ V}, I_D = 8 \text{ A}$  | Q1<br>Q2 | -<br>- | 7.3<br>16  | 10<br>22          | nC   |
| Q <sub>g(TOT)</sub> | Total Gate Charge                     | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$ Q1: $V_{DD} = 15 \text{ V}, I_D = 6 \text{ A}$ Q2: $V_{DD} = 15 \text{ V}, I_D = 8 \text{ A}$ | Q1<br>Q2 | -      | 3.1<br>7   | 4.3<br>10         | nC   |
| $Q_{gs}$            | Gate to Source Charge                 | Q1:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 6 A                                                                                    | Q1<br>Q2 | -<br>- | 1.8<br>4.1 | -<br>-            | nC   |
| $Q_{gd}$            | Gate to Drain "Miller" Charge         | Q2:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 8 A                                                                                    | Q1<br>Q2 | _<br>_ | 1<br>1.5   | _<br>_            | nC   |
| DRAIN-SO            | URCE CHARACTERISTICS                  |                                                                                                                                        |          |        |            |                   |      |
| $V_{SD}$            | Source to Drain Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 6 A (Note 2)<br>V <sub>GS</sub> = 0 V, I <sub>S</sub> = 8 A (Note 2)                           | Q1<br>Q2 | -<br>- | 0.8<br>0.8 | 1.2<br>1.2        | V    |
| t <sub>rr</sub>     | Reverse Recovery Time                 | Q1<br>I <sub>F</sub> = 6 A, di/dt = 100 A/μS                                                                                           | Q1<br>Q2 | -<br>- | 13<br>21   | 24<br>34          | ns   |
| $Q_{rr}$            | Reverse Recovery Charge               | Q2<br>$I_F = 8 \text{ A, di/dt} = 100 \text{ A/}\mu\text{S}$                                                                           | Q1<br>Q2 | -<br>- | 2.3<br>5.6 | 10<br>12          | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed

by design while  $R_{\theta CA}$  is determined by the user's board design.



a. 65°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 55°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



c. 180°C/W when mounted on a minimum pad of 2 oz copper



d. 145°C/W when mounted on a minimum pad of 2 oz copper

- 2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3. As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied.

### TYPICAL CHARACTERISTICS (Q1 N-CHANNEL) (T, = 25°C, unless otherwise noted)



Figure 1. On Region Characteristics



Figure 2. Normalized On–Resistance vs.

Drain Current and Gate Voltage



Figure 3. Normalized On Resistance vs.

Junction Temperature



Figure 4. On-Resistance vs. Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

## TYPICAL CHARACTERISTICS (Q1 N-CHANNEL) ( $T_J = 25$ °C, unless otherwise noted) (continued)



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 9. Forward Bias Safe Operating Area



Figure 10. Maximum Continuous Drain Current vs. Case Temperature



ID, DRAIN CURRENT (A)

Figure 11. Single Pulse Maximum Power Dissipation

# TYPICAL CHARACTERISTICS (Q1 N-CHANNEL) ( $T_J = 25$ °C, unless otherwise noted) (continued)



Figure 12. Junction-to-Ambient Transient Thermal Response Curve

### TYPICAL CHARACTERISTICS (Q2 N-CHANNEL) (T, = 25°C, unless otherwise noted)



Figure 13. On-Region Characteristics



Figure 14. Normalized On–Resistance vs.

Drain Current and Gate Voltage



Figure 15. Normalized On Resistance vs.

Junction Temperature



Figure 16. On-Resistance vs. Gate to Source Voltage



Figure 17. Transfer Characteristics



Figure 18. Source to Drain Diode Forward Voltage vs. Source Current

## TYPICAL CHARACTERISTICS (Q2 N-CHANNEL) (T<sub>J</sub> = 25°C, unless otherwise noted) (continued)



Figure 19. Gate Charge Characteristics



Figure 20. Capacitance vs. Drain to Source Voltage



Figure 21. Forward Bias Safe Operating Area



Figure 22. Maximum Continuous Drain Current vs. Case Temperature



ID, DRAIN CURRENT (A)

Figure 23. Single Pulse Maximum Power Dissipation

# TYPICAL CHARACTERISTICS (Q2 N-CHANNEL) ( $T_J = 25$ °C, unless otherwise noted) (continued)



Figure 24. Junction-to-Ambient Transient Thermal Response Curve

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



#### WDFN8 3x3, 0.65P CASE 511DE ISSUE O

**DATE 31 AUG 2016** 





0.8 MAX // 0.10 C 0.08 C 8:85 SEATING SIDE VIEW

RECOMMENDED LAND PATTERN

## NOTES:

- A. DOES NOT CONFORM TO JEDEC REGISTRATION MO-229
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994



**BOTTOM VIEW** 

| DOCUMENT NUMBER: | 98AON13621G Electronic versions are uncontrolled except when accessed directly from the Documer<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red |  |             |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--|
| DESCRIPTION:     | WDFN8 3X3, 0.65P                                                                                                                                                                  |  | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales