

# **MOSFET** – Power, N-Channel, SUPERFET<sup>®</sup> III, Easy Drive

650 V, 24 A, 125 mΩ

# FCH125N65S3R0

#### Description

SUPERFET III MOSFET is **onsemi**'s brand-new high voltage super-junction (SJ) MOSFET family that is utilizing charge balance technology for outstanding low on-resistance and lower gate charge performance. This advanced technology is tailored to minimize conduction loss, provide superior switching performance, and withstand extreme dv/dt rate. Consequently, SUPERFET III MOSFET Easy drive series helps manage EMI issues and allows for easier design implementation.

#### **Features**

- 700 V @  $T_J = 150$ °C
- Typ.  $R_{DS(on)} = 105 \text{ m}\Omega$
- Ultra Low Gate Charge (Typ. Q<sub>g</sub> = 46 nC)
- Low Effective Output Capacitance (Typ. Coss(eff.) = 439 pF)
- 100% Avalanche Tested
- These Devices are Pb-Free and are RoHS Compliant

## **Applications**

- Telecom / Server Power Supplies
- Industrial Power Supplies
- UPS / Solar

| V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|------------------|-------------------------|--------------------|
| 650 V            | 125 mΩ @ 10 V           | 24 A               |



**N-Channel MOSFET** 



TO-247-3LD CASE 340CH

#### **MARKING DIAGRAM**



&Z = Assembly Plant Code &3 = Numeric Date Code

&K = Lot Code

FCH125N65S3R0 = Specific Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet

## ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25°C, Unless otherwise specified)

| Symbol                            | Parameter                                                      |                                     | Value       | Unit |
|-----------------------------------|----------------------------------------------------------------|-------------------------------------|-------------|------|
| $V_{DSS}$                         | Drain to Source Voltage                                        |                                     | 650         | V    |
| $V_{GSS}$                         | Gate to Source Voltage                                         | DC                                  | ±30         | V    |
|                                   |                                                                | AC (f > 1 Hz)                       | ±30         | V    |
| I <sub>D</sub>                    | Drain Current                                                  | Continuous (T <sub>C</sub> = 25°C)  | 24          | Α    |
|                                   |                                                                | Continuous (T <sub>C</sub> = 100°C) | 15          |      |
| I <sub>DM</sub>                   | Drain Current                                                  | Pulsed (Note 1)                     | 60          | Α    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche Energy (Note 2)                        |                                     | 115         | mJ   |
| I <sub>AS</sub>                   | Avalanche Current (Note 2)                                     |                                     | 3.7         | Α    |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy (Note 1)                           |                                     | 1.81        | mJ   |
| dv/dt                             | MOSFET dv/dt Peak Diode Recovery dv/dt (Note 3)                |                                     | 100         | V/ns |
|                                   |                                                                |                                     | 20          |      |
| $P_{D}$                           | Power Dissipation                                              | (T <sub>C</sub> = 25°C)             | 181         | W    |
|                                   |                                                                | Derate Above 25°C                   | 1.45        | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature Range                        |                                     | -55 to +150 | °C   |
| TL                                | Maximum Lead Temperature for Soldering, 1/8" from Case for 5 s |                                     | 300         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Repetitive rating: pulse-width limited by maximum junction temperature. 
  2.  $I_{AS}=3.7$  A,  $R_G=25$   $\Omega$ , starting  $T_J=25^{\circ}C$ . 
  3.  $I_{SD}\leq 12$  A, di/dt  $\leq 200$  A/ $\mu$ s,  $V_{DD}\leq 400$  V, starting  $T_J=25^{\circ}C$ .

## THERMAL CHARACTERISTICS

| Symbol        | Parameter                                       | Value | Unit |  |
|---------------|-------------------------------------------------|-------|------|--|
| $R_{	hetaJC}$ | Thermal Resistance, Junction to Case, Max. 0.69 |       | °CAM |  |
| $R_{	hetaJA}$ | Thermal Resistance, Junction to Ambient, Max.   | 40    | °C/W |  |

## PACKAGE MARKING AND ORDERING INFORMATION

| Part Number        | Top Marking   | Package                 | Quantity        |
|--------------------|---------------|-------------------------|-----------------|
| FCH125N65S3R0-F155 | FCH125N65S3R0 | TO-247-3LD<br>(Pb-Free) | 30 Units / Tube |

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                                              | Parameter                                                            | Test Conditions                                                     | Min | Тур  | Max  | Unit |
|-----------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------|-----|------|------|------|
| OFF CHARACT                                         | ERISTICS                                                             |                                                                     | •   | •    |      |      |
| BV <sub>DSS</sub> Drain to Source Breakdown Voltage | Drain to Source Breakdown Voltage                                    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA, T <sub>J</sub> = 25°C | 650 |      |      | V    |
|                                                     | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA, T <sub>J</sub> = 150°C | 700                                                                 |     |      | V    |      |
| $\Delta BV_{DSS}/\Delta T_{J}$                      | Breakdown Voltage Temperature<br>Coefficient                         | I <sub>D</sub> = 1 mA, Referenced to 25°C                           |     | 0.68 |      | V/°C |
| I <sub>DSS</sub>                                    | Zero Gate Voltage Drain Current                                      | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V                      |     |      | 1    | μΑ   |
|                                                     |                                                                      | V <sub>DS</sub> = 520 V, T <sub>C</sub> = 125°C                     |     | 1.35 |      | 1    |
| I <sub>GSS</sub>                                    | Gate to Body Leakage Current                                         | $V_{GS} = \pm 30 \text{ V}, V_{DS} = 0 \text{ V}$                   |     |      | ±100 | nA   |
| ON CHARACTE                                         | ERISTICS                                                             |                                                                     |     |      | -    | -    |
| V <sub>GS(th)</sub>                                 | Gate Threshold Voltage                                               | $V_{GS} = V_{DS}, I_D = 0.59 \text{ mA}$                            | 2.5 |      | 4.5  | V    |
| R <sub>DS(on)</sub>                                 | Static Drain to Source On Resistance                                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 12 A                       |     | 105  | 125  | mΩ   |
| 9FS                                                 | Forward Transconductance                                             | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 12 A                       |     | 16   |      | S    |
| YNAMIC CHA                                          | RACTERISTICS                                                         |                                                                     |     | •    |      |      |
| C <sub>iss</sub>                                    | Input Capacitance                                                    | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V, f = 1 MHz           |     | 1940 |      | pF   |
| C <sub>oss</sub>                                    | Output Capacitance                                                   |                                                                     |     | 40   |      | pF   |
| C <sub>oss(eff.)</sub>                              | Effective Output Capacitance                                         | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V               |     | 439  |      | pF   |
| C <sub>oss(er.)</sub>                               | Energy Related Output Capacitance                                    | V <sub>DS</sub> = 0 V to 400 V, V <sub>GS</sub> = 0 V               |     | 62   |      | pF   |
| Q <sub>g(tot)</sub>                                 | Total Gate Charge at 10V                                             | $V_{DS} = 400 \text{ V}, I_D = 12 \text{ A}, V_{GS} = 10 \text{ V}$ |     | 46   |      | nC   |
| Q <sub>gs</sub>                                     | Gate to Source Gate Charge                                           | (Note 4)                                                            |     | 12   |      | nC   |
| Q <sub>gd</sub>                                     | Gate to Drain "Miller" Charge                                        |                                                                     |     | 19   |      | nC   |
| ESR                                                 | Equivalent Series Resistance                                         | f = 1 MHz                                                           |     | 0.5  |      | Ω    |
| WITCHING CH                                         | HARACTERISTICS                                                       |                                                                     | -   |      |      |      |
| t <sub>d(on)</sub>                                  | Turn-On Delay Time                                                   | $V_{DD} = 400 \text{ V}, I_D = 12 \text{ A},$                       |     | 21   |      | ns   |
| t <sub>r</sub>                                      | Turn-On Rise Time                                                    | $V_{GS}$ = 10 V, $R_g$ = 4.7 $\Omega$ (Note 4)                      |     | 19   |      | ns   |
| t <sub>d(off)</sub>                                 | Turn-Off Delay Time                                                  |                                                                     |     | 48   |      | ns   |
| t <sub>f</sub>                                      | Turn-Off Fall Time                                                   |                                                                     |     | 4.6  |      | ns   |
| OURCE-DRAI                                          | N DIODE CHARACTERISTICS                                              |                                                                     |     |      | -    | -    |
| I <sub>S</sub>                                      | Maximum Continuous Source to Drain Diode Forward Current             |                                                                     |     |      | 24   | Α    |
| I <sub>SM</sub>                                     | Maximum Pulsed Source to Drain Diod                                  | Maximum Pulsed Source to Drain Diode Forward Current                |     |      | 60   | Α    |
| $V_{SD}$                                            | Source to Drain Diode Forward<br>Voltage                             | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 12 A                       |     |      | 1.2  | ٧    |
| t <sub>rr</sub>                                     | Reverse Recovery Time                                                | $V_{DD} = 400 \text{ V}, I_{SD} = 12 \text{ A},$                    |     | 339  |      | ns   |
| Q <sub>rr</sub>                                     | Reverse Recovery Charge                                              | dI <sub>F</sub> /dt = 100 A/μs                                      |     | 5.7  |      | μС   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Essentially independent of operating temperature typical characteristics.

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage



Figure 5. Capacitance Characteristics



Figure 2. Transfer Characteristics



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature



Figure 6. Gate Charge Characteristics

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 7. Breakdown Voltage Variation vs. Temperature



Figure 9. Maximum Safe Operation Area



Figure 11. E<sub>OSS</sub> vs. Drain to Source Voltage



Figure 8. On-Resistance Variant vs. Temperature



Figure 10. Maximum Drain Current vs. Case Temperature

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 12. Transient Thermal Response Curve



Figure 13. Gate Charge Test Circuit & Waveform



Figure 14. Resistive Switching Test Circuit & Waveforms



Figure 15. Unclamped Inductive Switching Test Circuit & Waveforms



Figure 16. Peak Diode Recovery dt/dt Test Circuit & Waveforms

SUPERFET is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.





TO-247-3LD CASE 340CH **ISSUE A** 





- A. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- B. ALL DIMENSIONS ARE IN MILLIMETERS.
- C. DRAWING CONFORMS TO ASME Y14.5 2009.
  D. DIMENSION A1 TO BE MEASURED IN THE REGION DEFINED BY L1.
- E. LEAD FINISH IS UNCONTROLLED IN THE REGION DEFINED BY L1.

## GENERIC **MARKING DIAGRAM\***



XXXX = Specific Device Code

= Assembly Location

WW = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.



| DIM        | MILLIMETERS |       |       |  |
|------------|-------------|-------|-------|--|
| DIM        | MIN         | NOM   | MAX   |  |
| Α          | 4.58        | 4.70  | 4.82  |  |
| <b>A</b> 1 | 2.29        | 2.475 | 2.66  |  |
| A2         | 1.40        | 1.50  | 1.60  |  |
| D          | 20.32       | 20.57 | 20.82 |  |
| Е          | 15.37       | 15.62 | 15.87 |  |
| E2         | 4.96        | 5.08  | 5.20  |  |
| e          | ?           | 5.56  | ?     |  |
| L          | 19.75       | 20.00 | 20.25 |  |
| L1         | 3.69        | 3.81  | 3.93  |  |
| ØΡ         | 3.51        | 3.58  | 3.65  |  |
| Q          | 5.34        | 5.46  | 5.58  |  |
| S          | 5.34        | 5.46  | 5.58  |  |
| b          | 1.17        | 1.26  | 1.35  |  |
| b2         | 1.53        | 1.65  | 1.77  |  |
| b4         | 2.42        | 2.54  | 2.66  |  |
| С          | 0.51        | 0.61  | 0.71  |  |
| D1         | 13.08       | ~     | 2     |  |
| D2         | 0.51        | 0.93  | 1.35  |  |
| E1         | 12.81       | ~     | ~     |  |
| ØP1        | 6.61        | 6.73  | 6.85  |  |

| DOCUMENT NUMBER: | 98AON13853G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TO-247-3LD  |                                                                                                                                                                                   | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales