**FAN5602**

**Universal (Step-Up/Step-Down) Charge Pump Regulated DC/DC Converter**

**Description**

The FAN5602 is a universal switched capacitor DC/DC converter capable of step-up or step-down operation. Due to its unique adaptive fractional switching topology, the device achieves high efficiency over a wider input/output voltage range than any of its predecessors. The FAN5602 utilizes resistance-modulated loop control, which produces lower switching noise than other topologies. Depending upon actual load conditions, the device automatically switches between constant-frequency and pulse-skipping modes of operation to extend battery life.

The FAN5602 produces a fixed regulated output within the range of 2.7 V to 5.5 V from any type of voltage source. High efficiency is achieved under various input/output voltage conditions because an internal logic circuit automatically reconfigures the system to the best possible topology. Only two 1 μF bucket capacitors and one 10 μF output capacitor are needed. During power on, soft-start circuitry prevents excessive current drawn from the supply. The device is protected against short-circuit and over-temperature conditions.

The FAN5602 is available with 4.5 V and 5.0 V output voltages in a 3x3 mm WDFN8 package.

**Features**

- Low-Noise, Constant-Frequency Operation at Heavy Load
- High-Efficiency, Pulse-Skip (PFM) Operation at Light Load
- Switch Configurations (1:3, 1:2, 2:3, 1:1, 3:2, 2:1, 3:1)
- 92% Peak Efficiency
- Input Voltage Range: 2.7 V to 5.5 V
- Output Current: 4.5 V, 100 mA at \( V_{IN} = 3.6 \) V
- ±3% Output Voltage Accuracy
- \( I_{CC} < 1 \) μA in Shutdown Mode
- 1 MHz Operating Frequency
- Shutdown Isolates Output from Input
- Soft-Start Limits Inrush Current at Startup
- Short-Circuit and Over-Temperature Protection
- Minimum External Component Count
- No Inductors
- This is a Pb-Free Device

**Applications**

- Cell Phones
- Handheld Computers
- Portable RF Communication Equipment
  
- Core Supply to Low-Power Processors
- Low-Voltage DC Bus
- DSP Supplies

---

**MARKING DIAGRAM**

602 = Specific Device Code  
A = Assembly Location  
L = Wafer Lot  
Y = Year  
W = Work Week  
* = Pb-Free Package  
(Note: Microdot may be in either location)

**PIN ASSIGNMENTS**

- \( V_{IN} \)
- \( C_{2+} \)
- \( C_{2-} \)
- \( V_{OUT} \)
- \( GND \)
- \( C_{1+} \)
- \( C_{1-} \)
- \( ENABLE \)

3x3mm 8-Lead MLP  

**ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

---

© Semiconductor Components Industries, LLC, 2019  
July, 2019 – Rev. 0  
Publication Order Number: FAN604P/D
ORDERING INFORMATION

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Output Voltage, $V_{OM}$</th>
<th>Package</th>
<th>Packing Method†</th>
</tr>
</thead>
<tbody>
<tr>
<td>FAN5602MP45X</td>
<td>4.5 V</td>
<td>WDFN8 3x3, 0.65P (Pb−Free)</td>
<td>3000 / Tape &amp; Reel</td>
</tr>
<tr>
<td>FAN5602MP5X</td>
<td>5.0 V</td>
<td>WDFN8 3x3, 0.65P (Pb−Free)</td>
<td>3000 / Tape &amp; Reel</td>
</tr>
</tbody>
</table>

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

Application Diagram

![Typical Application Diagram](image1)

Figure 1. Typical Application Diagram

Block Diagram

![Block Diagram](image2)

Figure 2. Block Diagram
FAN5602

Pin Assignments

![Pin Assignments Diagram](https://www.onsemi.com/pub_pdf/maps/fan5602.pdf)

**Figure 3. Pin Assignments**

3x3mm 8−Lead MLP

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>Supply Voltage Input.</td>
</tr>
<tr>
<td>3</td>
<td>C2−</td>
<td>Bucket Capacitor2. Negative Connection.</td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>5</td>
<td>C1−</td>
<td>Bucket Capacitor1. Negative Connection.</td>
</tr>
<tr>
<td>6</td>
<td>VOUT</td>
<td>Regulated Output Voltage. Bypass this pin with 10 μF ceramic low−ESR capacitor.</td>
</tr>
<tr>
<td>7</td>
<td>C1+</td>
<td>Bucket Capacitor1. Positive Connection.</td>
</tr>
<tr>
<td>8</td>
<td>ENABLE</td>
<td>Enable Input. Logic high enables the chip and logic low disables the chip, reducing the supply current to less than 1 μA. Do not float this pin.</td>
</tr>
</tbody>
</table>

Table 1. PIN DESCRIPTIONS

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VIN</td>
<td>Supply Voltage Input.</td>
</tr>
<tr>
<td>3</td>
<td>C2−</td>
<td>Bucket Capacitor2. Negative Connection.</td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>5</td>
<td>C1−</td>
<td>Bucket Capacitor1. Negative Connection.</td>
</tr>
<tr>
<td>6</td>
<td>VOUT</td>
<td>Regulated Output Voltage. Bypass this pin with 10 μF ceramic low−ESR capacitor.</td>
</tr>
<tr>
<td>7</td>
<td>C1+</td>
<td>Bucket Capacitor1. Positive Connection.</td>
</tr>
<tr>
<td>8</td>
<td>ENABLE</td>
<td>Enable Input. Logic high enables the chip and logic low disables the chip, reducing the supply current to less than 1 μA. Do not float this pin.</td>
</tr>
</tbody>
</table>

Table 2. ABSOLUTE MAXIMUM RATINGS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN</td>
<td>V_in, V_out, ENABLE, Voltage to GND</td>
<td>−3.0</td>
<td>6.0</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Voltage at C1+, C1−, C2+, and C2−to GND</td>
<td>−3.0</td>
<td>V_{IN} + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>PD</td>
<td>Power Dissipation</td>
<td>Internally Limited</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TL</td>
<td>Lead Soldering Temperature (10 seconds)</td>
<td>300</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>TJ</td>
<td>Junction Temperature</td>
<td>150</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>TSTG</td>
<td>Storage Temperature</td>
<td>−55</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>ESD</td>
<td>Human Body Model (HBM)</td>
<td>2</td>
<td>kV</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Charged Device Model (CDM)</td>
<td>2</td>
<td>kV</td>
<td></td>
</tr>
</tbody>
</table>

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Using Mil Std. 883E, method 3015.7 (Human Body Model) and EIAJ/JESD22C101–A (Charged Device Model).

Table 3. RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN</td>
<td>Input Voltage</td>
<td></td>
<td>1.8</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>IL</td>
<td>Load Current</td>
<td>V_{IN} &lt; 2 V</td>
<td>30</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.5 &amp; 5.5, V_{IN} = 3.6 V</td>
<td>100</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TA</td>
<td>Ambient Temperature</td>
<td>−40</td>
<td>+85</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

2. Refer to Figure 9 in Typical Performance Characteristics

www.onsemi.com
Table 4. DC ELECTRICAL CHARACTERISTICS

VIN = 2.7 V to 5.5 V, C1 = C2 = 1 μF, CIN = COOUT = 10 μF, ENABLE = VIN, TA = −40°C to +85°C unless otherwise noted. Typical values are at TA = 25°C.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Condition</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VUVLO</td>
<td>Input Under−Voltage Lockout</td>
<td>1.5</td>
<td>1.7</td>
<td>2.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VOUT</td>
<td>Output Voltage</td>
<td>VIN ≥ 0.75 x VNOM, 0 mA &lt; ILOAD &lt; 100 mA</td>
<td>0.97 x VNOM</td>
<td>1.03 x VNOM</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>IQ</td>
<td>Quiescent Current</td>
<td>VIN ≥ 1.1 x VNOM, ILOAD = 0 mA</td>
<td>170</td>
<td>300</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Off Mode Supply Current</td>
<td>ENABLE = GND</td>
<td>0.1</td>
<td>1.0</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Output Short−Circuit</td>
<td>VOUT &lt; 150 mV</td>
<td>200</td>
<td>mA</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Efficiency</td>
<td>VIN = 0.85 x VNOM, ILOAD = 30 mA</td>
<td>4.5, 5.0 V</td>
<td>80</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>VIN = 1.1 x VNOM, ILOAD = 30 mA</td>
<td>4.5, 5.0 V</td>
<td>92</td>
<td></td>
<td></td>
</tr>
<tr>
<td>fOSC</td>
<td>Oscillator Frequency</td>
<td>TA = 25°C</td>
<td>0.7</td>
<td>1.0</td>
<td>1.3</td>
<td>MHz</td>
</tr>
<tr>
<td>TSD</td>
<td>Thermal Shutdown Threshold</td>
<td>145</td>
<td>°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TSDHYS</td>
<td>Thermal Shutdown Threshold Hysteresis</td>
<td>15</td>
<td>°C</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIH</td>
<td>ENABLE Logic Input High Voltage</td>
<td>1.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>VIL</td>
<td>ENABLE Logic Input Low Voltage</td>
<td>0.5</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IEN</td>
<td>ENABLE Logic Input Bias Current</td>
<td>ENABLE = VIN or GND</td>
<td>−1</td>
<td>1</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>tON</td>
<td>VOUT Turn−On Time</td>
<td>VIN = 0.9 x VNOM, ILOAD = 0 mA, 10% to 90%</td>
<td>0.5</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VOUT</td>
<td>Ripple</td>
<td>VIN = 2.5 V, ILOAD = 200 mA</td>
<td>10</td>
<td>mVpp</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
TYPICAL PERFORMANCE CHARACTERISTICS

\( T_A = 25°C, \ V_{OUT} = 4.5 \text{ V} \) unless otherwise noted.

**Figure 4. Quiescent Current vs. Input Voltage**

**Figure 5. Shutdown Current vs. Input Voltage**

**Figure 6. Line Regulation**

**Figure 7. Efficiency vs. Input Voltage**

**Figure 8. Load Regulation**

**Figure 9. Output Current Capacity vs. Input Voltage**
Figure 10. Output Voltage vs. Input Voltage

Figure 11. Output Voltage vs. Ambient Temperature

Figure 12. Peak Efficiency vs. Load Current

Figure 13. Enable Threshold vs. Input Voltage

Figure 14. Mode Change Threshold and Hysteresis
TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

\[ T_A = 25^\circ C, \ C_{IN} = C_{OUT} = 10 \ \mu F, \ C_B = 1 \ \mu F, \ V_{OUT} = 4.5 \ \text{V unless otherwise noted}. \]

**Figure 15. Output Ripple**

- **Figure 16. Output Ripple**

- **Figure 17. Output Ripple**

- **Figure 18. Output Ripple**

- **Figure 19. Output Ripple**

- **Figure 20. Output Ripple**
FAN5602

FUNCTIONAL DESCRIPTION

FAN5602 is a high-efficiency, low-noise switched capacitor DC/DC converter capable of step-up and step-down operations. It has seven built-in switch configurations. Based on the ratio of the input voltage to the output voltage, the FAN5602 automatically reconfigures the switch to achieve the highest efficiency. The regulation of the output is achieved by a linear regulation loop, which modulates the on-resistance of the power transistors so that the amount of charge transferred from the input to the flying capacitor at each clock cycle is controlled and is equal to the charge needed by the load. The current spike is reduced to minimum. At light load, the FAN5602 automatically switches to Pulse Frequency Modulation (PFM) mode to save power. The regulation at PFM mode is achieved by skipping pulses.

Linear Regulation Loop

The FAN5602 operates at constant frequency at load higher than 10 mA. The linear regulation loop consisting of power transistors, feedback (resistor divider), and error amplifier is used to realize the regulation of the output voltage and to reduce the current spike. The error amplifier takes feedback and reference as inputs and generates the error voltage signal. The error voltage signal is then used as the gate voltage of the power transistor and modulates the on-resistance of the power transistor and, therefore, the charge transferred from the input to the output is controlled and the regulation of the output is realized. Since the charge transfer is controlled, the FAN5602 has a small ESR spike.

Switch Array

Switch Configurations

The FAN5602 has seven built-in switch configurations, including 1:1, 3:2, 2:1 and 3:1 for step-down and 2:3, 1:2 and 1:3 for step-up.

When \(1.5 \times V_{\text{OUT}} > V_{\text{IN}} > V_{\text{OUT}}\), the 1:1 mode shown in Figure 21 is used. In this mode, the internal oscillator is turned off. The power transistors connecting the input and the output become pass transistors and their gate voltages are controlled by the linear regulation loop, the rest of power transistors are turned off. In this mode, the FAN5602 operates exactly like a low dropout (LDO) regulator and the ripple of the output is in the micro-volt range.

When \(2 \times V_{\text{IN}} > V_{\text{OUT}} > 1.5 \times V_{\text{IN}}\), the 1:2 mode (step-up) shown in Figure 22 is used. In the charging phase, two flying capacitors are placed in parallel. In charging phase, the capacitors are charged to the input voltage. In the pumping phase, the input voltage is placed to the bottom of the capacitors. The top of the capacitors is boosted to \(2 \times V_{\text{IN}}\). By connecting the top of the capacitors to the output, one can ideally charge the output to \(2 \times V_{\text{IN}}\). Boosting the voltage on the top of the capacitors to \(2V_{\text{IN}}\) boosts the power efficiency 2 times. In 1:2 mode, the ideal power efficiency is \(V_{\text{OUT}}/2 \times V_{\text{IN}}\). For example, \(V_{\text{IN}} = 2 \text{V}, V_{\text{OUT}} = 2 \times V_{\text{IN}} = 4 \text{V}\), the ideal power efficiency is 100%.

When \(3 \times V_{\text{IN}} > V_{\text{OUT}} > 2 \times V_{\text{IN}}\), the 1:3 mode (step-up) shown in Figure 24 is used. In charging phase, two flying capacitors are placed in parallel and each is charged to \(V_{\text{IN}}\). In the pumping phase, the two flying capacitors are placed in series and the input is connected to the bottom of the series connected capacitors. The top of the series connected capacitors is boosted to \(3 \times V_{\text{IN}}\). The ideal power efficiency is boosted 3 times and is equal to \(V_{\text{OUT}}/3 \times V_{\text{IN}}\). For example, \(V_{\text{IN}} = 1 \text{V}, V_{\text{OUT}} = 3 \times V_{\text{IN}} = 3 \text{V}\), the ideal power efficiency is 100%. By connecting the output to the top of the series connected capacitors, one can charge the output to \(3 \times V_{\text{IN}}\). The internal logic in the FAN5602 monitors the input and the output compares them, and automatically selects the switch configuration to achieve the highest efficiency.

The step-down modes 3:2, 2:1, and 3:1 can be understood by reversing the function of \(V_{\text{IN}}\) and \(V_{\text{OUT}}\) in the above discussion.

The built-in modes improve power efficiency and extend the battery life. For example, if \(V_{\text{OUT}} = 4 \text{V}\), mode 1:2 needs a minimum \(V_{\text{IN}} = 2.5 \text{V}\). By built-in 1:3 mode, the minimum battery voltage is extended to 1.7 V.
Switch Array Modes

**Figure 21. Mode 1 (1:1)**

**Figure 22. Mode 2 (2:3 or 3:2) All Switches Set for Phase 1 and Reverse State for Phase 2**

**Figure 23. Mode 3 (1:2 or 2:1) All Switches Set for Phase 1 and Reverse State for Phase 2**

**Figure 24. Mode 4 (1:3 or 3:1) All Switches Set for Phase 1 and Reverse State for Phase 2**

**Light–Load Operation**

The power transistors used in the charge pump are very large in size. The dynamic loss from the switching the power transistors is not small and increases its proportion of the total power consumption as the load gets light. To save power, the FAN5602 switches, when the load is less than 10mA, from constant frequency to pulse–skip–ping mode (PFM) for modes 2:3(3:2), 1:2(2:1) and 1:3(3:1), except mode 1:1. In PFM mode, the linear loop is disabled and the error amplifier is turned off. A PFM comparator is used to setup an upper threshold and a lower threshold for the output. When the output is lower than the lower threshold, the oscillator is turned on and the charge pump starts working and keeps delivering charges from the input to the output until the output is higher than the upper threshold. The oscillator shuts off power transistors and delivers the charge to the output from the output capacitor. PFM operation is not used for Mode 1:1, even if at light load. Mode 1:1 is designed as an LDO with the oscillator off. The power transistors at LDO mode are not switching and therefore do not have the dynamic loss.

Switching from linear operation to PFM mode (I_{LOAD} < 10 mA) and from PFM to linear mode (I_{LOAD} > 10 mA) is automatic, based on the load current, which is monitored all the time.

**Short Circuit**

When the output voltage is lower than 150mV, the FAN5602 enters short–circuit condition. In this condition, all power transistors are turned off. A small transistor shorting the input and the output turns on and charges the output. This transistor stays on as long as the V_{OUT} < 150 mV. Since this transistor is very small, the current from the input to the output is limited. Once the short at the output is eliminated, this transistor is large enough to charge the output higher than 150mV and the FAN5602 enters soft–start period.

**Soft Start**

The FAN5602 uses a constant current, charging a low–pass filter to generate a ramp. The ramp is used as reference voltage during the startup. Since the ramp starts at zero and goes up slowly, the output follows the ramp and inrush current is restricted. When the ramp is higher than bandgap voltage, the bandgap voltage supersedes ramp as reference and the soft start is over. The soft start takes about 500 μs.

**Thermal Shutdown**

The FAN5602 goes to thermal shutdown if the junction temperature is over 150°C with 15°C hysteresis.
Using the FAN5602 to Drive LCD Backlighting

The FAN5602 4.5V option is ideal for driving the backlighting and flash LEDs for portable devices. One FAN5602 device can supply the roughly 150mA needed to power both the backlight and the flash LEDs. Even though drawing this much current from the FAN5602 drives the part out of the 3% output regulation, it is not a problem. The backlight and flash LEDs still produce optimal brightness at the reduced regulation. When building this circuit, use ceramic capacitors with low ESR. All capacitors should be placed as close as possible to the FAN5602 in the PCB layout.

Figure 25. Circuit for Backlighting / Flash Application
NOTES:
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

DETAIL A
ALTERNATE CONSTRUCTIONS

DETAIL B
ALTERNATE CONSTRUCTIONS

B = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
• = Pb−Free Package

(Note: Microdot may be in either location)

*This information is generic. Please refer to device data sheet for actual part marking. Pb−Free indicator, “G” or microdot “•”, may or may not be present.

RECOMMENDED SOLDERING FOOTPRINT*

PACKAGE OUTLINE

DIMENSIONS: MILLIMETERS

PITCH

WDFN8, 3X3, 0.65P

CASE 511CD

ISSUE O

DATE 29 APR 2014

SCALE 2:1

NOTE 4

MILLIMETERS

DIM

MIN

MAX

A
0.70
0.80

A1
0.00
0.05

A3
0.20 REP

b
0.25
0.35

D
3.00 BSC

D2
2.05
2.25

E
3.00 BSC

E2
2.15
1.30

e
0.65 BSC

Ka
0.20

L
0.30
0.50

L1
0.50
0.15

NOTE 3

C0.05

C0.05

A3

A1

A

L

ALTERNATE CONSTRUCTIONS

MOLD CMPD

EXPOSED Cu

TOP VIEW

SIDE VIEW

BOTTOM VIEW

Note 1


CONTROLLING DIMENSION: MILLIMETERS.

DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL TIP.

COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.