# Synchronous Buck Regulator

3 MHz, 500 mA / 750 mA

## **FAN5362**

## Description

The FAN5362 is a 500 mA or 750 mA, step-down, switching voltage regulator that delivers a fixed output voltage from an input voltage supply of 2.7 V to 5.5 V. Using a proprietary architecture with synchronous rectification, the FAN5362 is capable of delivering a peak efficiency of 96%, while maintaining efficiency over 90% with load currents as low as 1 mA.

This regulator transitions seamlessly into and out of 100% duty cycle operation when the supply dips to or below the regulation setpoint and smoothly recovers full regulation without overshoot when the supply recovers.

The regulator operates at a nominal fixed frequency of 3 MHz, which reduces the value of the external components to 1  $\mu$ H for the output inductor and 4.7  $\mu$ F for the output capacitor. The PWM modulator can be synchronized to an external frequency source.

At moderate and light loads, pulse frequency modulation is used to operate the device in power–save mode with a typical quiescent current of 45  $\mu$ A. Even with such a low quiescent current, the part exhibits excellent transient response during large load swings. At higher loads, the system automatically switches to fixed–frequency control, operating at 3 MHz. In shutdown mode, the supply current drops below 1  $\mu$ A, reducing power consumption. For applications that require minimum ripple or fixed frequency, PFM mode can be disabled using the MODE pin.

The FAN5362 is available in 6-bump, 0.4 mm pitch, Wafer-Level Chip-Scale Package (WLCSP) and 6-Lead 2 x 2 mm Ultrathin Molded Leadless Package (UMLP).

## **Features**

- 3 MHz Fixed-Frequency Operation
- 45 μA Typical Quiescent Current
- 1.80 V to 3.6 V Fixed Output Voltage
- 500 mA or 750 mA Output Current Capability
- 2.7 V to 5.5 V Input Voltage Range
- Smooth Transitions to/from 100% Duty Cycle when V<sub>IN</sub> Drops
- PFM Mode for High Efficiency in Light Load
- Best-in-Class Load Transient Response
- Best-in-Class Efficiency
- Forced PWM and External Clock Synchronization
- Internal Soft-Start
- Input Under-Voltage Lockout (UVLO)
- Thermal Shutdown and Overload Protection
- 6-Bump WLCSP, 0.4 mm Pitch or 6-Lead 2 x 2 mm Ultrathin Molded Leadless Package
- These Devices are Pb-Free and Halogen Free



## ON Semiconductor®

www.onsemi.com



## WLCSP6 1.31x0.96x0.586 CASE 567RS

96x0.586 Px&K &.&2&Z RS

Px = Device Code x = J, G, H &K = One Digit Date Code &. = Pin One Dot &2 = 2 Digit Code &Z = Assembly Plant Code



UDFN6 2x2, 0.65P CASE 517DR

&Z&2&K 62x

**MARKING** 

**DIAGRAMS** 

&Z = Assembly Plant Code
 &2 = 2 Digit Code
 &K = One Digit Date Code
 62x = Device Code
 x = C, B

## **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.



Figure 1. Typical Application

## **Applications**

- SD Flash Memory Power Supply
- RF Transceiver Power
- Cell Phones, Smart Phones
- Tablets, Netbooks, Ultra-Mobile PCs
- 3G, LTE, WiMAX<sup>™</sup>, WiBro<sup>®</sup>, and WiFi<sup>®</sup> Data Cards
- Gaming Devices, Digital Cameras DC/DC Micro Modules

**Table 1. ORDERING INFORMATION** 

| Part Number               | Output Voltage<br>(Note 1) | Output Current<br>(mA) | Operating<br>Temperature Range | Package                  | Shipping <sup>†</sup> |
|---------------------------|----------------------------|------------------------|--------------------------------|--------------------------|-----------------------|
| FAN5362UC27X<br>(Note 2)  | 2.7                        | 500                    | −40 to 85°C                    | WLCSP-6,<br>0.4 mm Pitch | 3000 / Tape & Reel    |
| FAN5362UC29X<br>(Note 2)  | 2.9                        |                        |                                |                          |                       |
| FAN5362UC33X<br>(Note 2)  | 3.3                        |                        |                                |                          |                       |
| FAN5362UMP29X<br>(Note 2) | 2.9                        |                        |                                | 6-Lead,<br>2x2 mm UMLP   | 3000 / Tape & Reel    |
| FAN5362UMP33X             | 3.3                        |                        |                                |                          |                       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

Table 2. RECOMMENDED COMPONENTS FOR CIRCUIT IN FIGURE 1

| Component        | Description                | Example Part              | Тур.   |
|------------------|----------------------------|---------------------------|--------|
| L1               | 1 μH, 2012, 190 mΩ, 800 mA | Murata LQM21PN1R0MC0      | 1 μΗ   |
| C <sub>IN</sub>  | 2.2 μF, 6.3 V, X5R, 0402   | Murata GRM155R60J225ME15  | 2.2 μF |
|                  | 2.2 μF, 6.3 V, X5R, 0603   | GRM188R60J225KE19D        |        |
| C <sub>OUT</sub> | 4.7 μF, X5R, 0603          | Murata GRM188R60J475M     | 4.7 μF |
|                  | 10 μF, X5R, 0603           | Murata GRM188R60J106ME47D | 10 μF  |

## **PIN CONFIGURATION**



VIN (A2) (A1) MODE

EN (B2) (B1) SW

GND (C2) (C1) FB



Figure 2. WLCSP, Bumps Facing Down

Figure 3. WLCSP, Bumps Facing Up

Figure 4. UMLP, Leads Facing Down

**Table 3. PIN DEFINITIONS** 

| WLCSP<br>Bump # | UMLP<br>Pin # | Name | Description                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1              | 3             | MODE | Logic 1 on this pin forces the IC to stay in PWM mode. Logic 0 allows the IC to automatically switch to PFM during light loads. The regulator also synchronizes its switching frequency to two times the frequency provided on this pin. Do not leave this pin floating. When tying HIGH, use at least 1 k $\Omega$ series resistor if V <sub>IN</sub> is expected to exceed 4.5 V. |
| B1              | 2             | SW   | Switching Node. Connect to output inductor.                                                                                                                                                                                                                                                                                                                                         |
| C1              | 1             | FB   | Feedback / VOUT. Connect to output voltage.                                                                                                                                                                                                                                                                                                                                         |
| C2              | 6             | GND  | Ground. Power and IC ground. All signals are referenced to this pin.                                                                                                                                                                                                                                                                                                                |
| B2              | 5             | EN   | <b>Enable</b> . The device is in shutdown mode when voltage to this pin is < 0.4 V and enabled when > 1.2 V. Do not leave this pin floating. When tying HIGH, use at least 1 k $\Omega$ series resistor if V <sub>IN</sub> is expected to exceed 4.5 V.                                                                                                                             |
| A2              | 4             | VIN  | Input Voltage. Connect to input power source.                                                                                                                                                                                                                                                                                                                                       |

Other voltage options may be available upon request.

<sup>2.</sup> This device is End of Life. Please contact Sales for additional information and assistance with replacement devices.

**Table 4. ABSOLUTE MAXIMUM RATINGS** 

| Symbol            |                          | Parameter                            |      |      | Unit |
|-------------------|--------------------------|--------------------------------------|------|------|------|
| V <sub>IN</sub>   | Input Voltage            |                                      | -0.3 | 6.5  | V    |
| $V_{SW}$          | Voltage on SW Pin        | Voltage on SW Pin                    |      |      | V    |
| V <sub>CTRL</sub> | EN and MODE Pin Voltag   | EN and MODE Pin Voltage              |      |      | V    |
| $V_{FB}$          | FB Pin                   |                                      | -0.3 | 4    | V    |
| ESD               | Electrostatic Discharge  | Human Body Model per JESD22-A114     |      | 3.0  |      |
|                   | Protection Level         | Charged Device Model per JESD22-C101 |      | 1.5  |      |
| T <sub>J</sub>    | Junction Temperature     | Junction Temperature                 |      |      | °C   |
| T <sub>STG</sub>  | Storage Temperature      | Storage Temperature                  |      |      | °C   |
| $T_L$             | Lead Soldering Temperate | ure, 10 Seconds                      |      | +260 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 3. Lesser of 6.5 V or  $V_{\text{IN}}$  + 0.3 V.

**Table 5. RECOMMENDED OPERATING CONDITIONS** 

| Symbol           | Parameter                                     | Min             | Тур | Max  | Unit |
|------------------|-----------------------------------------------|-----------------|-----|------|------|
| V <sub>CC</sub>  | Supply Voltage Range                          | 2.7<br>(Note 4) |     | 5.5  | V    |
| I <sub>OUT</sub> | Output Current for 2.1 V                      | 0               |     | 750  | mA   |
|                  | Output Current for 2.5 V, 2.7 V, 2.9 V, 3.3 V | 0               |     | 500  | ]    |
| L                | Inductor                                      |                 | 1   |      | μΗ   |
| C <sub>IN</sub>  | Input Capacitor                               |                 | 2.2 |      | μF   |
| C <sub>OUT</sub> | Output Capacitor                              |                 | 10  | 24   | μF   |
| T <sub>A</sub>   | Operating Ambient Temperature                 | -40             |     | +85  | °C   |
| TJ               | Operating Junction Temperature                | -40             |     | +125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 4. Minimum  $V_{IN} = V_{OUT} + 200$  mV or 2.7 V, whichever is greater.

## **Table 6. THERMAL PROPERTIES**

| Symbol        | Parameter                                     |      |     | Unit |
|---------------|-----------------------------------------------|------|-----|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance, WLSCP |      | 150 | °C/W |
|               |                                               | UMLP | 49  |      |

NOTE: Junction-to-ambient thermal resistance is a function of application and board layout. This data is measured with four-layer 1s2p boards in accordance to JEDEC standard JESD51. Special attention must be paid not to exceed junction temperature  $T_{J(max)}$  at a given ambient temperature  $T_A$ .

#### **Table 7. ELECTRICAL CHARACTERISTICS**

(Minimum and maximum values are at  $V_{IN}$  =  $V_{EN}$  = 2.7 V to 5.5 V,  $V_{MODE}$  = 0 V (AUTO Mode),  $T_A$  = -40°C to + 85°C; circuit of Figure 1, unless otherwise noted. Typical values are at  $T_A$  = 25°C,  $V_{IN}$  =  $V_{EN}$  = 3.6 V,  $V_{MODE}$  = 0 V,  $C_{OUT}$  = 10  $\mu$ F.)

| Symbol               | Parameter                           |                          | Condition                                                  | Min            | Тур   | Max            | Unit |
|----------------------|-------------------------------------|--------------------------|------------------------------------------------------------|----------------|-------|----------------|------|
| POWER SU             | PPLIES                              |                          | •                                                          |                |       |                |      |
| IQ                   | Quiescent Current                   |                          | No Load, Not Switching, V <sub>IN</sub> > 3 V              |                | 45    | 75             | μΑ   |
|                      |                                     |                          | PWM Mode                                                   |                | 5     |                | mA   |
| I <sub>(SD)</sub>    | Shutdown Supply                     | Current                  | EN = GND                                                   |                | 0.05  | 1.00           | μΑ   |
| V <sub>UVLO</sub>    | Under-Voltage Lo                    | ckout Threshold          | Rising V <sub>IN</sub>                                     |                | 2.5   | 2.6            | V    |
| V <sub>UVHYST</sub>  | Under-Voltage Lo                    | ckout Hysteresis         |                                                            |                | 175   |                | mV   |
| V <sub>(ENH)</sub>   | Enable HIGH-Lev                     | rel Input Voltage        |                                                            | 1.05           |       |                | V    |
| I <sub>(ENL)</sub>   | Enable LOW-Lev                      | el Input Voltage         |                                                            |                |       | 0.4            | V    |
| I <sub>(EN)</sub>    | Enable Input Leak                   | age Current              | EN to V <sub>IN</sub> or GND                               |                | 0.01  | 1.00           | μΑ   |
| V <sub>(MH)</sub>    | MODE HIGH-Lev                       | el Input Voltage         |                                                            | 1.05           |       |                | V    |
| V <sub>(ML)</sub>    | MODE LOW-Leve                       | el Input Voltage         |                                                            |                |       | 0.4            | V    |
| I <sub>(M)</sub>     | MODE Input Leakage Current          |                          | MODE to V <sub>IN</sub> or GND                             |                | 0.01  | 1.00           | μΑ   |
| SWIITCHING           | AND SYNCHRONI                       | ZATION                   |                                                            |                |       |                |      |
| f <sub>SW</sub>      | Switching Frequency (Note 5)        |                          | V <sub>IN</sub> = 3.6 V, T <sub>A</sub> = 25°C             | 2.7            | 3.0   | 3.3            | MHz  |
| f <sub>SYNC</sub>    | MODE Synchronization Range (Note 5) |                          | Square Wave at MODE Input                                  | 1.3            | 1.5   | 1.7            | MHz  |
| REGULATIO            | )N                                  |                          | •                                                          |                |       |                |      |
| Vo                   | Output Voltage<br>Accuracy          | 2.10 V                   | I <sub>LOAD</sub> = 0 to 750 mA                            | 2.037<br>(-3%) | 2.100 | 2.163<br>(+3%) | V    |
|                      |                                     | 2.50 V                   | $I_{LOAD}$ = 0 to 400 mA,<br>$V_{IN} \ge V_{OUT}$ + 200 mV | 2.375<br>(-5%) | 2.500 | 2.575<br>(+3%) |      |
|                      |                                     |                          | $I_{LOAD}$ = 0 to 500 mA,<br>$V_{IN} \ge V_{OUT}$ + 300 mV | 2.425<br>(-3%) | 2.500 | 2.575<br>(+3%) |      |
|                      |                                     | 2.70 V, 2.90 V<br>3.30 V | $I_{LOAD}$ = 0 to 400 mA,<br>$V_{IN} \ge V_{OUT}$ + 150 mV | -5%            |       | +3%            |      |
|                      |                                     |                          | $I_{LOAD}$ = 0 to 500 mA,<br>$V_{IN} \ge V_{OUT}$ + 300 mV | -3%            |       | +3%            |      |
| t <sub>SS</sub>      | Soft-Start                          |                          | From EN Rising Edge                                        |                | 180   | 300            | μs   |
| OUTPUT DF            | RIVER                               |                          |                                                            |                |       |                |      |
| R <sub>DS(on)</sub>  | PMOS On Resista                     | ance                     | V <sub>IN</sub> = V <sub>GS</sub> = 3.6 V                  |                | 330   |                | mΩ   |
|                      | NMOS On Resistance                  |                          | V <sub>IN</sub> = V <sub>GS</sub> = 3.6 V                  |                | 300   |                | 1    |
| I <sub>LIM(OL)</sub> | PMOS Peak Curre                     | ent Limit (Note 5)       | V <sub>OUT</sub> = 2.1 V                                   |                | 1375  |                | mA   |
|                      |                                     |                          | V <sub>OUT</sub> = 2.1 V, 2.7 V, 2.9 V, 3.3 V              | 800            | 1000  | 1150           | 1    |
| T <sub>TSD</sub>     | Under-Voltage Lo                    | ckout Threshold          |                                                            |                | 150   |                | °C   |
| T <sub>HYS</sub>     | Under-Voltage Lo                    | ckout Hysteresis         |                                                            |                | 15    |                | °C   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>5.</sup> Limited by the effect of t<sub>OFF</sub> minimum (see Figure 8 in Typical Performance Characteristics).

<sup>6.</sup> The Electrical Characteristics table reflects open-loop data. Refer to the Operation Description and Typical Characteristics for closed-loop data.

## TYPICAL CHARACTERISTICS

(Unless otherwise noted,  $V_{IN}$  =  $V_{EN}$  = 3.6 V,  $V_{MODE}$  = 0 (AUTO),  $V_{OUT}$  = 2.9 V,  $C_{OUT}$  = 10  $\mu$ F,  $T_A$  = 25°C.)

2.910



2.905
2.900
2.895
2.890
2.895
2.890
2.885
0 100 200 300 400 500

I<sub>LOAD</sub>, Output Current (mA)

Figure 5. Efficiency vs. Load Current and Input Supply

Figure 6. Load Regulation





Figure 7. Ripple

Figure 8. Effect of t<sub>OFF(MIN)</sub> on Reducing Switching Frequency





Figure 9. PFM / PWM Boundaries

Figure 10. Peak Inductor Current

## TYPICAL CHARACTERISTICS (continued)

(Unless otherwise noted,  $V_{IN}$  =  $V_{EN}$  = 3.6 V,  $V_{MODE}$  = 0 (AUTO),  $V_{OUT}$  = 2.9 V,  $C_{OUT}$  = 10  $\mu$ F,  $T_A$  = 25°C.)



Figure 11. PFM to PWM Transition at  $V_{IN}$  = 3.2 V,  $10~\mu s/div$ 



Figure 12. PWM to PFM Transition at  $V_{\text{IN}}$  = 3.2 V, 10  $\mu\text{s}/\text{div}$ 



Figure 13. PFM to PWM Transition at  $V_{IN}$  = 3.6 V,  $2 \mu s/div$ 



Figure 14. PWM to PFM Transition at  $V_{IN}$  = 3.6 V,  $2 \mu s/div$ 



Figure 15. Regular Switching to 100% Duty Cycle Transition at  $V_{IN}$  = 3.2 V, 5  $\mu s/div$ 



Figure 16. 100% Duty Cycle to Regular Switching Transition at  $V_{IN}$  = 3.2 V, 5  $\mu s/\text{div}$ 

## TYPICAL CHARACTERISTICS (continued)

(Unless otherwise noted,  $V_{IN}$  =  $V_{EN}$  = 3.6 V,  $V_{MODE}$  = 0 (AUTO),  $V_{OUT}$  = 2.9 V,  $C_{OUT}$  = 10  $\mu$ F,  $T_A$  = 25°C.)



Figure 17. Startup Ramping V<sub>IN</sub> = V<sub>EN</sub> with 500 mA Load, 1 ms/div.



Figure 18. Startup and Shutdown through V<sub>EN</sub> with 500 mA Load, 50  $\mu$ s/div.



Figure 19. Line Transient at  $V_{\text{IN}}$  = 3.2 V to 4.2 V, 300 mA Load,  $t_{RISE}$  =  $t_{FALL}$  = 10  $\mu s,$  20  $\mu s/div.$ 



Figure 20. Load Transient 0 mA to 150 mA,  $V_{IN}$  = 3.6 V,  $t_{\mbox{\scriptsize RISE}}$  =  $t_{\mbox{\scriptsize FALL}}$  = 100 ns, 5  $\mu\mbox{\scriptsize s}/\mbox{\scriptsize div}.$ 



 $t_{\text{RISE}}$  =  $t_{\text{FAII}}$  = 100 ns, 5  $\mu s/\text{div}$ .



Figure 21. Load Transient 50 mA to 250 mA,  $V_{IN}$  = 3.6 V, Figure 22. Load Transient 150 mA to 400 mA,  $V_{IN}$  = 3.6 V,  $t_{\mbox{\scriptsize RISE}}$  =  $t_{\mbox{\scriptsize FALL}}$  = 100 ns, 5  $\mu\mbox{\scriptsize s}/\mbox{\scriptsize div}.$ 

## TYPICAL CHARACTERISTICS (continued)

(Unless otherwise noted,  $V_{IN}$  =  $V_{EN}$  = 3.6 V,  $V_{MODE}$  = 0 (AUTO),  $V_{OUT}$  = 2.9 V,  $C_{OUT}$  = 10  $\mu$ F,  $T_A$  = 25°C.)





Figure 23. Load Transient 50 mA to 250 mA,  $V_{IN}$  = 3 V,  $t_{RISE}$  =  $t_{FALL}$  = 100 ns, 5  $\mu s/div$ .

Figure 24. Load Transient 150 mA to 400 mA,  $V_{IN}$  = 3 V,  $t_{RISE} = t_{FALL} = 100 \ ns, \ 5 \ \mu s/div.$ 



Figure 25. Startup Ramping  $V_{IN}$  =  $V_{EN}$ , into Overload, Load = 3  $\Omega$ , 5 ms/div.

#### **OPERATION DESCRIPTION**

FAN5362 is a 500 mA or 750 mA, step-down switching voltage regulator that delivers a fixed output voltage from an input voltage supply up to 5.5 V. Using a proprietary architecture with synchronous rectification, FAN5362 is capable of delivering a peak efficiency above 96%, while maintaining efficiency above 90% at load currents as low as 1 mA. The regulator operates at a nominal frequency of 3 MHz at full load, which reduces the value of the external components to 1  $\mu$ H for the inductor and 4.7  $\mu$ F for the output capacitor. High efficiency is maintained at light load with single-pulse PFM mode.

## **Control Scheme**

The FAN5362 uses a proprietary, non-linear, fixed-frequency PWM modulator to deliver a fast load transient response, while maintaining a constant switching frequency over a wide range of operating conditions. The regulator performance is independent of the output capacitor ESR, allowing for the use of ceramic output capacitors. Although this type of operation normally results in a switching frequency that varies with input voltage and load current, an internal frequency loop holds the switching frequency constant over a large range of input voltages and load currents.

For very light loads, the FAN5362 operates in discontinuous current (DCM) single-pulse PFM mode, which produces low output ripple compared with other PFM architectures. Transition between PWM and PFM is seamless, with a glitch of less than 18 mV at  $V_{OUT}$  during the transition between DCM and CCM modes.

Combined with exceptional transient response characteristics, the very low quiescent current of the controller (45  $\mu$ A) maintains high efficiency, even at very light loads, while preserving fast transient response for applications requiring tight output regulation.

## 100% Duty Cycle Operation

When  $V_{IN}$  approaches  $V_{OUT}$ , the regulator increases its duty cycle until 100% duty cycle is reached. As the duty cycle approaches 100%, the switching frequency declines due to the minimum off-time ( $t_{OFF(MIN)}$ ) of about 35 ns imposed by the control circuit. When 100% duty cycle is reached,  $V_{OUT}$  follows  $V_{IN}$  with a drop-out voltage ( $V_{DROPOUT}$ ) determined by the total resistance between  $V_{IN}$  and  $V_{OUT}$ :

$$V_{DROPOUT} = I_{LOAD} \cdot \left(PMOSR_{DS(ON)} + DCR_{L}\right)$$
 (eq. 1)

To calculate the worst–case  $V_{DROPOUT}$ , use the maximum PMOS  $R_{DS(ON)}$  at high temperature from Figure 6.

## **Enable and Soft Start**

When the EN pin is LOW, the IC is shut down and the part draws very little current. In addition, during shutdown, FB is actively discharged to ground through a 230  $\Omega$  path. Raising EN above its threshold voltage activates the part and starts the soft–start cycle. During soft–start, the internal

reference is ramped using an exponential RC shape to prevent any overshoot of the output voltage. Current limiting minimizes inrush during soft-start.

Synchronous rectification is inhibited during soft-start, allowing the IC to start into a pre-charged load.

The IC may fail to start if heavy load is applied during startup and/or if excessive C<sub>OUT</sub> is used. This is due to the current-limit fault response, which protects the IC in the event of an over-current condition present during soft-start

The current required to charge COUT during soft-start is commonly referred to as "displacement current" and given as:

$$I_{DISP} = C_{OUT} \cdot \frac{dV}{dt}$$
 (eq. 2)

where  $\frac{dV}{dt}$  refers to the soft-start slew rate.

To prevent shutdown during soft-start, the following condition must be met:

$$I_{DISP} + I_{LOAD} < I_{MAX(DC)}$$
 (eq. 3)

where  $I_{MAX(DC)}$  is the maximum load current the IC is guaranteed to support (500 mA or 750 mA).

#### **MODE Pin**

Logic 1 on this pin forces the IC to stay in PWM mode. A logic 0 allows the IC to automatically switch to PFM during light loads. If the MODE pin is toggled, the converter synchronizes its switching frequency to four times the frequency on the mode pin (f<sub>MODE</sub>).

At startup, the mode pin must be held LOW or HIGH for at least  $10 \,\mu s$  to ensure that the converter does not attempt to synchronize to this pin.

## Under-Voltage Lockout

When EN is HIGH, the under-voltage lockout keeps the part from operating until the input supply voltage rises high enough to properly operate. This ensures no misbehavior of the regulator during startup or shutdown.

## **Current Limiting**

A heavy load or short circuit on the output causes the current in the inductor to increase until a maximum current threshold is reached in the high-side switch. Upon reaching this point, the high-side switch turns off, preventing high currents from causing damage. 16 consecutive PWM cycles in current limit causes the regulator to shut down and stay off for about 2900 µs before attempting a restart.

In the event of a short circuit, the soft–start circuit attempts to restart at 240  $\mu$ s, which results in a duty cycle of less than 10%, providing current into a short.

The closed–loop peak–current limit,  $I_{LIM(PK)}$ , is not the same as the open–loop tested current limit,  $I_{LIM(OL)}$ , in the Electrical Characteristics table. This is primarily due to the effect of propagation delays of the IC current limit comparator.

#### Thermal Shutdown

When the die temperature increases, due to a high load condition and/or a high ambient temperature, the output switching is disabled until the temperature on the die has fallen sufficiently. The junction temperature at which the thermal shutdown activates is nominally 150°C with a 20°C hysteresis.

## Minimum Off-Time Effect on Switching Frequency

 $t_{OFF(MIN)}$  is 35 ns. This imposes constraints on the maximum  $\frac{V_{OUT}}{V_{IN}}$  that the FAN5362 can provide, or the maximum output voltage it can provide at low  $V_{OUT}$  while maintaining a fixed switching frequency in PWM mode.

When V<sub>IN</sub> is high, fixed switching is maintained as long as  $\frac{V_{OUT}}{V_{IN}} \leq 1 - t_{OFF(MIN)} \cdot f_{SW} \approx 0.7$ .

The switching frequency drops when the regulator cannot provide sufficient duty cycle at 3 MHz to maintain regulation. This occurs when  $V_{\rm IN}$  is below 3.3 V at nominal load currents.

The calculation for switching frequency is given by:

$$f_{SW} = min\left(\frac{1}{t_{SW(MAX)}}, 3MHz\right)$$
 (eq. 4)

where:

$$t_{SW(MAX)} = 35 ns \cdot \left(1 + \frac{V_{OUT} + I_{OUT} \cdot R_{OFF}}{V_{IN} - I_{OUT} \cdot R_{ON} - V_{OUT}}\right) (eq. 5)$$

where:

$$R_{OFF} = R_{DSON\_N} + DCR_L$$
  

$$R_{ON} = R_{DSON\_P} + DCR_L$$

## **APPLICATION INFORMATION**

#### Selecting the Inductor

The output inductor must meet both the required inductance and the energy handling capability of the application.

The inductor value affects the average current limit, the PWM-to-PFM transition point, the output voltage ripple, and the efficiency.

The ripple current ( $\Delta I$ ) of the regulator is:

$$\Delta I \approx \frac{V_{OUT}}{V_{IN}} \cdot \left(\frac{V_{IN} - V_{OUT}}{L \cdot f_{SW}}\right)$$
 (eq. 6)

The maximum average load current,  $I_{MAX(LOAD)}$  is related to the peak current limit,  $I_{LIM(PK)}$  by the ripple current:

$$I_{MAX(LOAD)} = I_{LIM(PK)} - \frac{\Delta I}{2}$$
 (eq. 7)

The FAN5362 is optimized for operation with  $L=1~\mu H$ , but is stable with inductances up to 1.5  $\mu H$  (nominal) and down to 470 nH. The inductor should be rated to maintain at least 80% of its value at  $I_{LIM(PK)}$ . Failure to do so lowers the amount of DC current that the IC can deliver.

Efficiency is affected by the inductor DCR and inductance value. Decreasing the inductor value for a given physical size typically decreases the DCR; but since  $\Delta I$  increases, the RMS current increases, as do the core and skin effect losses.

$$I_{RMS} = \sqrt{I_{OUT(DC)}^2 + \frac{\Delta I^2}{12}}$$
 (eq. 8)

The increased RMS current produces higher losses through the  $R_{DS(ON)}$  of the IC MOSFETs as well as the inductor ESR.

Increasing the inductor value produces lower RMS currents, but degrades transient response. For a given physical inductor size, increased inductance usually results in an inductor with lower saturation current and higher DCR.

#### **Inductor Current Rating**

The FAN5362's current limit circuit can allow a peak current of 1.25 A to flow through L1 under worst-case conditions. If it is possible for the load to draw that much continuous current, the inductor should be capable of sustaining that current or failing in a safe manner.

#### **Output Capacitor**

While 4.7  $\mu$ F capacitors are available in 0402 package size, 0603 capacitors are recommended due to the severe DC voltage bias degradation in capacitance value that the 0402 exhibits.

Increasing  $C_{OUT}$  has no effect on loop stability and can therefore be increased to reduce output voltage ripple or to improve transient response. Output voltage ripple,  $\Delta V_{OUT}$ , is:

$$\Delta V_{OUT} = \Delta I \cdot \left( \frac{1}{8 \cdot C_{OUT} \cdot f_{SW}} + ESR \right)$$
 (eq. 9)

If values greater than 24  $\mu$ F of  $C_{OUT}$  are used, the regulator may fail to start. See the sections on Enable and Soft Start for more information.

## **Input Capacitor**

The 2.2  $\mu F$  ceramic input capacitor should be placed as close as possible to the VIN pin and GND to minimize the parasitic inductance. If a long wire is used to bring power to the IC, additional "bulk" capacitance (electrolytic or tantalum) should be placed between  $C_{IN}$  and the power source lead to reduce ringing that can occur between the inductance of the power source leads and  $C_{IN}$ .

## **PCB LAYOUT GUIDELINES**

There are only three external components: the inductor, input capacitor, and the output capacitor. For any buck switcher IC, including the FAN5362, it is important to place a low-ESR input capacitor very close to the IC, as shown in Figure 26. The input capacitor ensures good input decoupling, which helps reduce noise appearing at the output terminals and ensures that the control sections of the IC do not behave erratically due to excessive noise. This reduces switching cycle jitter and ensures good overall performance. It is important to place the common GND of C<sub>IN</sub> and C<sub>OUT</sub> as close as possible to the C2 terminal. There is some flexibility in moving the inductor further away from the IC; in that case, V<sub>OUT</sub> should be considered at the C<sub>OUT</sub> terminal.



Figure 26. PCB Layout Recommendation

Wi-Fi and the Wi-Fi logo are registered trademarks of the Wi-Fi WIBRO is a trademark and brand of Telecommunications Technology Association. WIMAX is a trademark of WiMAX Forum.

All brand names and product names appearing in this document are registered trademarks or trademarks of their respective holders.



ΙN



## UDFN6 2x2, 0.65P CASE 517DR **ISSUE A**

**DATE 25 JAN 2022** 







## **GENERIC MARKING DIAGRAM\***



= Specific Device Code Χ

М = Date Code

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DIM   | MILLIMETERS |      |      |  |  |
|-------|-------------|------|------|--|--|
| ואוזת | MIN.        | N□M. | MAX. |  |  |
| Α     | ı           | -    | 0.55 |  |  |
| A1    | 0.00        | -    | 0.05 |  |  |
| A3    | 0.15 REF.   |      |      |  |  |
| b     | 0.25        | 0.30 | 0.35 |  |  |
| D     | 2.00 BSC    |      |      |  |  |
| D2    | _           | -    | 1.50 |  |  |
| Ε     | 2.00 BSC    |      |      |  |  |
| E2    | -           | -    | 1.10 |  |  |
| е     | 0.65 BSC    |      |      |  |  |
| k     | 0.15        |      |      |  |  |
| L     | 0.25        | -    | 0.35 |  |  |

#### NOTES:

- DIMENSIONING AND PER ASME Y14.5, 2018 ALL DIMENSIONS TOLERANCING
- MILLIMETERS
- DIMENSION 6 APPLIES TO PLATED TERMINALS AND IS MEASURED BETWEEN 0.15mm AND 0.30mm FROM THE TERMINAL TIP.
- COPLANARITY APPLIES EXPOSED PAD AS TERMINALS WELL AS THE



#### RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON13696G      | Electronic versions are uncontrolled except when accessed directly from the Document Repositor,<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | UDFN6 2x2. 0.65P | •                                                                                                                                                                                  | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

## WLCSP6 1.31x0.96x0.586 CASE 567RS ISSUE O

**DATE 30 NOV 2016** 









## RECOMMENDED LAND PATTERN (NSMD PAD TYPE)



## NOTES:

- A. NO JEDEC REGISTRATION APPLIES.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASMEY14.5M, 2009.
- DATUM C, THE SEATING PLANE IS DEFINED BY THE SPHERICAL CROWNS OF THE BALLS.
- PACKAGE TYPICAL HEIGHT IS 586 MICRONS ±39 MICRONS (547–625 MICRONS).
- F. FOR DIMENSIONS D, E, X, AND Y, SEE PRODUCT DATASHEET.

| DOCUMENT NUMBER: | 98AON16585G            | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | WLCSP6 1.31x0.96x0.586 |                                                                                                                                                                                  | PAGE 1 OF 1 |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales