

## **ESD Protection Diodes**

## **Ultra Low Capacitance ESD Protection Diode for High Speed Data Line**

## **ESD8011**

The ESD8011 ESD protection diodes are designed to protect high speed data lines from ESD. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines.

#### **Features**

- Ultra Low Capacitance (0.10 pF Typ, I/O to GND)
- Protection for the Following IEC Standards: IEC 61000-4-2 (Level 4)
- Low ESD Clamping Voltage
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and **PPAP** Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Typical Applications**

- USB 3.x
- MHL 2.0
- SATA/SAS
- PCI Express

## **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                        | Symbol           | Value       | Unit     |
|---------------------------------------------------------------|------------------|-------------|----------|
| Operating Junction Temperature Range                          | TJ               | -55 to +125 | °C       |
| Storage Temperature Range                                     | T <sub>stg</sub> | -55 to +150 | °C       |
| Lead Solder Temperature –<br>Maximum (10 Seconds)             | TL               | 260         | °C       |
| IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD)        | ESD<br>ESD       | ±20<br>±20  | kV<br>kV |
| Maximum Peak Pulse Current<br>8/20 μs @ T <sub>A</sub> = 25°C | I <sub>pp</sub>  | 3.6         | Α        |
| Maximum Peak Pulse Power<br>8/20 μs @ T <sub>A</sub> = 25°C   | P <sub>pk</sub>  | 34          | W        |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

See Application Note AND8308/D for further description of survivability specs.

1

## **MARKING DIAGRAM**

PIN 1



X3DFN2 CASE 152AF



= Specific Device Code (Rotated 90° clockwise)

= Date Code

## **PIN CONFIGURATION AND SCHEMATIC**





#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

## **ELECTRICAL CHARACTERISTICS**

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                                     | Parameter                                                                                                     |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| $V_{RWM}$                                  | Working Peak Voltage                                                                                          |
| I <sub>R</sub>                             | Maximum Reverse Leakage Current @ V <sub>RWM</sub>                                                            |
| V <sub>BR</sub>                            | Breakdown Voltage @ I <sub>T</sub>                                                                            |
| I <sub>T</sub>                             | Test Current                                                                                                  |
| V <sub>HOLD</sub>                          | Holding Reverse Voltage                                                                                       |
| I <sub>HOLD</sub>                          | Holding Reverse Current                                                                                       |
| R <sub>DYN</sub>                           | Dynamic Resistance                                                                                            |
| I <sub>PP</sub> Maximum Peak Pulse Current |                                                                                                               |
| V <sub>C</sub>                             | Clamping Voltage @ I <sub>PP</sub> V <sub>C</sub> = V <sub>HOLD</sub> + (I <sub>PP</sub> * R <sub>DYN</sub> ) |



## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                        | Symbol            | Conditions                                                                                               | Min | Тур          | Max  | Unit |
|----------------------------------|-------------------|----------------------------------------------------------------------------------------------------------|-----|--------------|------|------|
| Reverse Working Voltage          | $V_{RWM}$         | I/O Pin to GND                                                                                           |     |              | 5.5  | V    |
| Breakdown Voltage                | $V_{BR}$          | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                                    | 6.5 | 7.3          |      | V    |
| Reverse Leakage Current          | I <sub>R</sub>    | V <sub>RWM</sub> = 5.5 V, I/O Pin to GND                                                                 |     |              | 1.0  | μΑ   |
| Reverse Holding Voltage          | $V_{HOLD}$        | I/O Pin to GND                                                                                           |     | 2.05         |      | V    |
| Holding Reverse Current          | I <sub>HOLD</sub> | I/O Pin to GND                                                                                           |     | 17           |      | mA   |
| Clamping Voltage<br>TLP (Note 2) | V <sub>C</sub>    | I <sub>PP</sub> = 8 A                                                                                    |     | 10.1<br>17.2 |      | ٧    |
|                                  |                   | $ \begin{cases} I_{PP} = 16 \text{ A} \\ (\pm 8 \text{ kV Contact}, \pm 16 \text{ kV Air}) \end{cases} $ |     |              |      |      |
| Dynamic Resistance               | R <sub>DYN</sub>  | Pin1 to Pin2<br>Pin2 to Pin1                                                                             |     | 1.0<br>1.0   |      | Ω    |
| Junction Capacitance             | CJ                | V <sub>R</sub> = 0 V, f = 1 MHz                                                                          |     | 0.10         | 0.20 | pF   |
| Series Inductance                | L <sub>S</sub>    | V <sub>R</sub> = 0 V                                                                                     |     | 0.3          |      | nΗ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

For test procedure see Figure 5 and application note AND8307/D.
 ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50 Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 0.6 ns, averaging window; t<sub>1</sub> = 70 ns to t<sub>2</sub> = 90 ns.

## TYPICAL CHARACTERISTICS



| Interface | Data Rate<br>(Gb/s) | Fundamental Frequency<br>(GHz) | 3 <sup>rd</sup> Harmonic Frequency<br>(GHz) | ESD8011 Insertion Loss (dB) |
|-----------|---------------------|--------------------------------|---------------------------------------------|-----------------------------|
| USB 3.0   | 5                   | 2.5 (m1)                       | 7.5 (m2)                                    | m1 = 0.087<br>m2 = 0.256    |

Figure 1. ESD8011 Insertion Loss

## **TYPICAL CHARACTERISTICS**







Figure 3. Negative TLP IV Curve

#### Latch-Up Considerations

ON Semiconductor's 8000 series of ESD protection devices utilize a snap-back, SCR type structure. By using this technology, the potential for a latch-up condition was taken into account by performing load line analyses of common high speed serial interfaces. Example load lines for latch-up free applications and applications with the potential for latch-up are shown below with a generic IV characteristic of a snapback, SCR type structured device overlaid on each. In the latch-up free load line case, the IV characteristic of the snapback protection device intersects the load-line in one unique point ( $V_{OB}$ ,  $I_{OP}$ ). This is the only

stable operating point of the circuit and the system is therefore latch-up free. In the non-latch up free load line case, the IV characteristic of the snapback protection device intersects the load-line in two points ( $V_{OPA}$ ,  $I_{OPA}$ ) and ( $V_{OPB}$ ,  $I_{OPB}$ ). Therefore in this case, the potential for latch-up exists if the system settles at ( $V_{OPB}$ ,  $I_{OPB}$ ) after a transient. Because of this, ESD8011 should not be used for HDMI applications – ESD8104 or ESD8040 have been designed to be acceptable for HDMI applications without latch-up. Please refer to Application Note AND9116/D for a more in-depth explanation of latch-up considerations using ESD8000 series devices.





Figure 4. Example Load Lines for Latch-up Free Applications and Applications with the Potential for Latch-up

Table 1. SUMMARY OF SCR REQUIREMENTS FOR LATCH-UP FREE APPLICATIONS

|                    | VBR (min) | IH (min) | VH (min) | ON Semiconductor ESD8000 Series |
|--------------------|-----------|----------|----------|---------------------------------|
| Application        | (V)       | (mA)     | (V)      | Recommended PN                  |
| HDMI 1.4/1.3a TMDS | 3.465     | 54.78    | 1.0      | ESD8104, ESD8040                |
| USB 2.0 LS/FS      | 3.301     | 1.76     | 1.0      | ESD8004, ESD8011                |
| USB 2.0 HS         | 0.482     | N/A      | 1.0      | ESD8004, ESD8011                |
| USB 3.0 SS         | 2.800     | N/A      | 1.0      | ESD8004, ESD8006, ESD8011       |
| DisplayPort        | 3.600     | 25.00    | 1.0      | ESD8004, ESD8006, ESD8011       |

## IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at<br>30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|-------------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                       | 2                       |
| 2     | 4                      | 15                           | 8                       | 4                       |
| 3     | 6                      | 22.5                         | 12                      | 6                       |
| 4     | 8                      | 30                           | 16                      | 8                       |



Figure 5. IEC61000-4-2 Spec

## Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 6. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 7 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 6. Simplified Schematic of a Typical TLP System



Figure 7. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

## **ORDERING INFORMATION**

| Device                                 | Marking                      | Package             | Shipping <sup>†</sup> |
|----------------------------------------|------------------------------|---------------------|-----------------------|
| ESD8011MUT5G R (Rotated 90° clockwise) |                              | X3DFN2<br>(Pb-Free) | 10000 / Tape & Reel   |
| SZESD8011MUT5G*                        | R<br>(Rotated 90° clockwise) | X3DFN2<br>(Pb-Free) | 10000 / Tape & Reel   |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP

Capable.





# X3DFN2 0.62x0.32x0.24, 0.35P

CASE 152AF ISSUE C

**DATE 08 AUG 2023** 







# GENERIC MARKING DIAGRAM\*



X = Specific Device Code

M = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. 0201

|     | MILLIMETERS    |      |      |  |
|-----|----------------|------|------|--|
| DIM | MIN.           | N□M. | MAX. |  |
| Α   | 0.25           | 0.29 | 0.33 |  |
| A1  | 0.00           |      | 0.05 |  |
| A2  | 0.14           | 0.24 | 0.34 |  |
| b   | 0.22           | 0.25 | 0.28 |  |
| b2  | 0.150 REF      |      |      |  |
| D   | 0.58           | 0.62 | 0.66 |  |
| E   | 0.28           | 0.32 | 0.36 |  |
| е   | 0.355 BSC      |      |      |  |
| L2  | 0.17 0.20 0.23 |      |      |  |
| L3  | 0.050 REF      |      |      |  |



# RECOMMENDED MOUNTING FOOTPRINT\*

For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| DOCUMENT NUMBER: | 98AON56472E                  | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | X3DFN2 0.62x0.32x0.24, 0.35P |                                                                                                                                                                                  | PAGE 1 OF 1 |  |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales