## **ESD7108** # **ESD Protection Diode** # Low Capacitance Array for High Speed Data Lines The ESD7108 transient voltage suppressor is designed specifically to protect four high speed differential pairs. Ultra—low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines. The flow—through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance for the high speed lines. #### **Features** - Integrated 4 Pairs (8 Lines) High Speed Data - Single Connect, Flow through Routing - Low Capacitance (0.25 pF Max, I/O to GND) - Protection for the Following IEC Standards: IEC 61000–4–2 Level 4 - UL Flammability Rating of 94 V-0 - This is a Pb-Free Device #### **Typical Applications** - V-by-One HS - LVDS #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------|------------------|-------------|----------| | Operating Junction Temperature Range | TJ | -55 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | | Lead Solder Temperature –<br>Maximum (10 Seconds) | TL | 260 | °C | | IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD) | ESD<br>ESD | ±15<br>±15 | kV<br>kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### ON Semiconductor® #### http://onsemi.com MARKING DIAGRAM 7108M 7108 = Specific Device Code M = Date Code ■ = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping | |--------------|---------------------|--------------------| | ESD7108MUTAG | UDFN18<br>(Pb-Free) | 3000 / Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. See Application Note AND8308/D for further description of survivability specs. Note: Only Minimum of 1 GND connection required Figure 1. Pin Schematic Figure 2. Pin Configuration Note: Only minimum of one pin needs to be connected to ground for functionality of all pins. All pins labeled "N/C" should have no electrical connection. **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------|----------------|-----------------------------------------------------------------|-----|--------------|------|------| | Reverse Working Voltage | $V_{RWM}$ | I/O Pin to GND | | | 5.0 | V | | Breakdown Voltage | $V_{BR}$ | I <sub>T</sub> = 1 mA, I/O Pin to GND | 5.5 | | 8.5 | V | | Reverse Leakage Current | I <sub>R</sub> | V <sub>RWM</sub> = 5 V, I/O Pin to GND | | | 1.0 | μΑ | | Clamping Voltage<br>TLP (Note 1) | V <sub>C</sub> | I <sub>PP</sub> = ±8 A<br>I <sub>PP</sub> = ±16 A | | 14.5<br>19.5 | | | | Junction Capacitance | CJ | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins and GND | | | 0.25 | pF | | Junction Capacitance<br>Difference | ΔCJ | $V_R = 0 \text{ V}, f = 1 \text{ MHz}$ between I/O Pins and GND | | 0.02 | | pF | <sup>1.</sup> ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: $Z_0 = 50 \Omega$ , $t_p = 100$ ns, $t_r = 4$ ns, averaging window; $t_1 = 30$ ns to $t_2 = 60$ ns. ### Transmission Line Pulse (TLP) Measurement Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 3. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 4 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. Figure 3. Simplified Schematic of a Typical TLP System Figure 4. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms ### **ESD7108** Figure 5. ESD7108 Insertion Loss | Interface | Data Rate | Fundamental | 3 <sup>rd</sup> Harmonic | ESD7108 Insertion | |--------------------------------------------------------------------|-----------|-----------------|--------------------------|--------------------------| | | (Gbps) | Frequency (GHz) | Frequency (GHz) | Loss (-dB) | | V-by-One HS<br>Full HD (1920 x 1080p)<br>240 Hz, 36bit color depth | 3.71 | 1.854 (m1) | 5.562 (m2) | M1 = 0.058<br>M2 = 0.175 | Figure 6. V-by-One HS Layout Diagram (for LCD Panel) #### **RECOMMENDED SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # UDFN18, 5.5x1.5, 0.5P **DATE 11 DEC 2012** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - DIMENSIONING AND TOLERANGING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN - 0.10 AND 0.20 MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. EXPOSED ENDS OF TERMINALS ARE ELECTRICALLY ACTIVE. | | MILLIMETERS | | | | |-----|-------------|------|--|--| | DIM | MIN | MAX | | | | Α | 0.45 | 0.55 | | | | A1 | 0.00 | 0.05 | | | | А3 | 0.13 | REF | | | | b | 0.15 | 0.25 | | | | D | 5.50 BSC | | | | | D2 | 0.45 | 0.55 | | | | Е | 1.50 BSC | | | | | E2 | 0.35 | 0.45 | | | | eА | 0.50 BSC | | | | | eВ | 0.75 BSC | | | | | L | 0.20 | 0.40 | | | | L1 | 0.00 | 0.05 | | | | L2 | 0.10 REF | | | | #### **GENERIC MARKING DIAGRAM\*** = Specific Device Code XXXX = Date Code М = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. | DOCUMENT NUMBER: | 98AON55750E | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | UDFN18, 5.5X1.5, 0.5P | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales