Overview
The STK672-432BN-E is a hybrid IC for use as a unipolar, 2-phase stepper motor driver with PWM current control.

Applications
- Office photocopiers, printers, etc.

Features
- Built-in motor terminal open detection function, overcurrent detection function, overheat detection function (output current OFF).
- FAULTT1 signal (active low) is output when any of motor terminal open, overcurrent or overheat is detected. The FAULTT2 signal is used to output the result of activation of protection circuit detection at 3 levels.
- Built-in power on reset function.
- A micro-step sine wave-driven driver can be activated merely by inputting an external clock.
- External pins can be used to select 2, 1-2 (including pseudo-micro), W1-2, 2 W1-2, or 4W1-2 excitation.
- The switch timing of the 4-phase distributor can be switched by setting an external pin (MODE3) to detect either the rise and fall, or rise only, of CLOCK input.
- Phase is maintained even when the excitation mode is switched. Rotational direction switching function.
- Supports schmitt input for 2.5V high level input.
- Incorporating a current detection resistor (0.152Ω: resistor tolerance ±2%), motor current can be set using two external resistors.
- The ENABLE pin can be used to cut output current while maintaining the excitation mode.
- With a wide current setting range, power consumption can be reduced during standby.
- No motor sound is generated during hold mode due to external excitation current control.
- PWM operation is separately excited system. As for PWM phase the constant current control which shifts the phase of Ach Bch.
- Supports compatible pins with STK672-440BN/-442BN-E.

Specifications
Absolute Maximum Ratings at Tc = 25°C

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Ratings</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum supply voltage 1</td>
<td>Vcc max</td>
<td>No signal</td>
<td>50</td>
<td>V</td>
</tr>
<tr>
<td>Maximum supply voltage 2</td>
<td>VDD max</td>
<td>No signal</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Input voltage</td>
<td>Vin max</td>
<td>Logic input pins</td>
<td>−0.3 to 6.0</td>
<td>V</td>
</tr>
<tr>
<td>Output current 1</td>
<td>IOP max</td>
<td>10µs, 1 pulse (resistance load)</td>
<td>10</td>
<td>A</td>
</tr>
<tr>
<td>Output current 2</td>
<td>IOH max</td>
<td>VDD=5V, CLOCK ≥ 200Hz</td>
<td>2.5</td>
<td>A</td>
</tr>
<tr>
<td>Output current 3</td>
<td>IOF max</td>
<td>16pin, Output current</td>
<td>10</td>
<td>mA</td>
</tr>
<tr>
<td>Allowable power dissipation 1</td>
<td>PdMF max</td>
<td>With an arbitrarily large heat sink, Per MOSFET</td>
<td>7.3</td>
<td>W</td>
</tr>
<tr>
<td>Allowable power dissipation 2</td>
<td>PdPK max</td>
<td>No heat sink</td>
<td>2.8</td>
<td>W</td>
</tr>
<tr>
<td>Operating substrate temperature</td>
<td>Tomin</td>
<td></td>
<td>105</td>
<td>°C</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>Tjmax</td>
<td></td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>Tstg</td>
<td></td>
<td>−40 to 125</td>
<td>°C</td>
</tr>
</tbody>
</table>

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

ORDERING INFORMATION
See detailed ordering and shipping information on page 28 of this data sheet.
### Allowable Operating Ranges at Tc=25°C

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Ratings</th>
<th>unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating supply voltage 1</td>
<td>VCC</td>
<td>With signals applied</td>
<td>0 to 46</td>
<td>V</td>
</tr>
<tr>
<td>Operating supply voltage 2</td>
<td>VDD</td>
<td>With signals applied</td>
<td>5 ± 5%</td>
<td>V</td>
</tr>
<tr>
<td>Input high voltage</td>
<td>VIH</td>
<td>Pins 10, 11, 12, 13, 14, 15, 17, VDD=5 ± 5%</td>
<td>2.5 to VDD</td>
<td>V</td>
</tr>
<tr>
<td>Input low voltage</td>
<td>VIL</td>
<td>Pins 10, 11, 12, 13, 14, 15, 17, VDD=5 ± 5%</td>
<td>0 to 0.8</td>
<td>V</td>
</tr>
<tr>
<td>CLOCK frequency</td>
<td>fCL</td>
<td>Minimum pulse width: at least 10μs</td>
<td>0 to 50</td>
<td>kHz</td>
</tr>
<tr>
<td>Output current</td>
<td>IOH</td>
<td>Tc=105°C, CLOC≥200Hz</td>
<td>2.0</td>
<td>A</td>
</tr>
<tr>
<td>Recommended operating substrate</td>
<td>Tc</td>
<td>No condensation</td>
<td>0 to 105</td>
<td>°C</td>
</tr>
<tr>
<td>Recommended Vref range</td>
<td>Vref</td>
<td>Tc=105°C</td>
<td>0.14 to 1.48</td>
<td>V</td>
</tr>
</tbody>
</table>

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### Electrical Characteristics at Tc=25°C, VCC=24V, VDD=5.0V *1

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>min</th>
<th>typ</th>
<th>max</th>
<th>unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD supply current</td>
<td>ICCO</td>
<td>VDD=5.0V, ENABLE=Low</td>
<td>7.2</td>
<td>8.5</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Output average current *2</td>
<td>Ioave</td>
<td>R/L=1Ω/2Ω, 0.62mH in each phase</td>
<td>0.19</td>
<td>0.23</td>
<td>0.27</td>
<td>A</td>
</tr>
<tr>
<td>FET diode forward voltage</td>
<td>Vdf</td>
<td>If=1A (RL=23Ω)</td>
<td>1</td>
<td>1.6</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Output saturation voltage</td>
<td>Vsat</td>
<td>R/L=23Ω</td>
<td>0.35</td>
<td>0.50</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Control input pin</td>
<td>Vih</td>
<td>Pins 10, 11, 12, 13, 14, 15, 17</td>
<td>2.5</td>
<td>VDD</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>5V level input current</td>
<td>Vll</td>
<td>Pins 10, 11, 12, 13, 14, 15, 17</td>
<td>-0.3</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>GND level input current</td>
<td>Vlll</td>
<td>Pins 10, 11, 12, 13, 14, 15, 17=5V</td>
<td>50</td>
<td>75</td>
<td>μA</td>
<td></td>
</tr>
<tr>
<td>Vref input bias current</td>
<td>Igb</td>
<td>Pin 19</td>
<td>1</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FAULT1 pin</td>
<td>Volf</td>
<td>Pin 16=5V</td>
<td>0.25</td>
<td>0.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>5V level leakage current</td>
<td>Iilf</td>
<td>Pin 16=5V</td>
<td>10</td>
<td>μA</td>
<td></td>
<td></td>
</tr>
<tr>
<td>FAULT2 pin</td>
<td>Vof1</td>
<td>Pin 8 (when all protection functions have been activated)</td>
<td>0.0</td>
<td>0.01</td>
<td>0.2</td>
<td>V</td>
</tr>
<tr>
<td>Overcurrent detection output voltage</td>
<td>Vof2</td>
<td>Pin 8</td>
<td>2.4</td>
<td>2.5</td>
<td>2.6</td>
<td>V</td>
</tr>
<tr>
<td>Overheat detection output voltage</td>
<td>Vof3</td>
<td></td>
<td>3.1</td>
<td>3.3</td>
<td>3.5</td>
<td>V</td>
</tr>
<tr>
<td>Overheat detection temperature</td>
<td>TSD</td>
<td>Design guarantee</td>
<td>144</td>
<td>°C</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PWM frequency</td>
<td>fc</td>
<td></td>
<td>41</td>
<td>48</td>
<td>55</td>
<td>kHz</td>
</tr>
<tr>
<td>Drain-source cut-off current</td>
<td>IDSS</td>
<td>VDD=100V, Pins 2, 6, 9, 18=GND</td>
<td>100</td>
<td>1</td>
<td>μA</td>
<td></td>
</tr>
</tbody>
</table>

Notes

*1: A fixed-voltage power supply must be used.

*2: The value for Ioave assumes that the lead frame of the product is soldered to the mounting circuit board.

*3: The values given for Vref are design targets, no measurement is performed.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
Derating Curve of Motor Current, $I_{OH}$, vs. STK672-432BN-E Operating Substrate Temperature, $T_c$

Notes

- The current range given above represents conditions when output voltage is not in the avalanche state.
- If the output voltage is in the avalanche state, see the allowable avalanche energy for STK672-4** series hybrid ICs given in a separate document.
- The operating substrate temperature, $T_c$, given above is measured while the motor is operating. Because $T_c$ varies depending on the ambient temperature, $T_a$, the value of $I_{OH}$, and the continuous or intermittent operation of $I_{OH}$, always verify this value using an actual set.
- The $T_c$ temperature should be checked in the center of the metal surface of the product package.
Measurement Circuit
(The terminal which is not appointed is open. The measurement circuit of STK672-432BN-E is the same as STK672-44xBN-E.)

● Vsat

![Diagram of Vsat measurement circuit](image1)

● IIH, IIL, IIB, ILF

![Diagram of IIH, IIL, IIB, ILF measurement circuit](image2)

● Vdf

![Diagram of Vdf measurement circuit](image3)

● Icco, Ioave, fc, VOLF

![Diagram of Icco, Ioave, fc, VOLF measurement circuit](image4)

Ioave measurement: Set switch SW2 in the setting SW1 to ‘b’.
fc measurement: Set switch SW3 in the setting SW1 to ‘a’.
Icco measurement: Set ENABLE low.
VOLF measurement: Set SW4 ‘on’ in the Ioave measurement condition.
Sample Application Circuit
(2W1-2 Phase Excitation Drive /micro stepping operation)

Precautions

[GND wiring]
- To reduce noise on the 5V/24V system, be sure to place the GND of C01 in the circuit given above as close as possible to Pin 2 and Pin 6 of the hybrid IC.
  In addition, in order to set the current accurately, the GND side of RO2 of Vref must be connected to the shared ground terminal used by the Pin 18 (S.G) GND, P.G1 and P.G2.

[Input pins]
- If VDD is being applied, use care that each input pin does not apply a negative voltage less than -0.3V to S. GND, Pin 18. Measures must also be taken so that a voltage equal to or greater than VDD is not input.
- High voltage input other than VDD, MOI, FAULT1, and FAULT2 is 2.5V.
- Pull-up resistors are not connected to input pins. Pull-down resistors are attached. When controlling the input to the hybrid IC with the open collector type, be sure to connect a pull-up resistor (1 to 20kΩ).
  Be sure to use a device (0.8V or less, low level, when IOL=5mA) for the open collector driver at this time that has an output voltage specification such that voltage is pulled to less than 0.8V at low level.
- When using the power on reset function built into the hybrid IC, be sure to directly connect Pin 14 to VDD.
- We recommend attaching a 1,000pF capacitor to each input to prevent malfunction during high-impedance input. Be sure to connect the capacitor near the hybrid IC, between Pin 18 (S, G).
  When input is fixed low, directly connect to Pin 18. When input is fixed high, directly connect to VDD.

[Current setting Vref]
If the motor current is temporarily reduced, the circuit given below is recommended.
The variable voltage range of Vref input is 0.14 to 1.48V.
[Setting the motor current]
The motor current, IOH, is set using the Pin 19 voltage, Vref, of the hybrid IC.
Equations related to IOH and Vref are given below.

\[
V_{\text{ref}} \approx \left( \frac{R_2}{R_2 + R_1} \right) \times V_{\text{DD}}(5\text{V}) \tag{1}
\]

\[
I_{\text{OH}} \approx \left( \frac{V_{\text{ref}}}{4.9} \right) / R_s \tag{2}
\]

The value of 4.9 in Equation (2) above represents the Vref voltage as divided by a circuit inside the control IC.
Rs: 0.152Ω (Current detection resistor inside the hybrid IC)

[Smoke Emission Precuations]
If Pin 18 (S.G terminal) is attached to the PCB without using solder, overcurrent may flow into the MOSFET at VCCON (24V ON), causing the STK672-432B-E to emit smoke because 5V circuits cannot be controlled.

**Function Table**

<table>
<thead>
<tr>
<th>M2</th>
<th>0</th>
<th>0</th>
<th>1</th>
<th>1</th>
<th>CLOCK Edge Timing for Phase Switching</th>
</tr>
</thead>
<tbody>
<tr>
<td>M3</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>2-phase excitation selection</td>
<td>1-2-phase excitation ((I_{\text{OH}}=100%))</td>
<td>W1-2 phase excitation</td>
<td>2W1-2 phase excitation</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1-2 phase excitation ((I_{\text{OH}}=100%, 71%))</td>
<td>W1-2 phase excitation</td>
<td>2W1-2 phase excitation</td>
<td>4W1-2 phase excitation</td>
<td></td>
</tr>
</tbody>
</table>

\(I_{\text{OH}}=100\%\) results in the Vref voltage setting, IOH.
During 1-2 phase excitation, the hybrid IC operates at a current setting of \(I_{\text{OH}}=100\%\) when the CLOCK signal rises.
Conversely, pseudo micro current control is performed to control current at \(I_{\text{OH}}=100\%\) or 71% at both edges of the CLOCK signal.

**WB pin**

<table>
<thead>
<tr>
<th>WB pin</th>
<th>0</th>
<th>1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Forward/CW</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reverse/CCW</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**ENABLE ● RESETB pin**

<table>
<thead>
<tr>
<th>ENABLE</th>
<th>Motor current cut: Low</th>
</tr>
</thead>
<tbody>
<tr>
<td>RESETB</td>
<td>Active Low</td>
</tr>
</tbody>
</table>
Timing Charts

2-phase excitation timing charts (M3=1)

1-2-phase excitation timing charts (M3=1)
1-2-phase excitation timing charts (M3=0)  W1-2-phase excitation timing charts (M3=0)

2W1-2-phase excitation timing charts (M3=0)  4W1-2-phase excitation timing charts (M3=0)
Package Dimensions

unit: mm

SIP19 24.2x14.4
CASE 127BA
ISSUE O
1. Input Pins and Functional Overview
2. STK672-432BN-E output pins open detection, over current detection, thermal shutdown detection.
3. STK672-432BN-E Allowable Avalanche Energy
4. STK672-432BN-E Internal Loss Calculation
5. Thermal Design
6. Package Power Loss PdPK Derating Curve for the Ambient Temperature Ta
7. Other usage notes
1. I/O Pins and Functions of the Control Block

<table>
<thead>
<tr>
<th>HIC pin</th>
<th>Pin Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>MOI</td>
<td>Output pin for the excitation monitor</td>
</tr>
<tr>
<td>10</td>
<td>MODE1</td>
<td>Excitation mode selection</td>
</tr>
<tr>
<td>11</td>
<td>MODE2</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>MODE3</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>CLOCK</td>
<td>External CLOCK (motor rotation instruction)</td>
</tr>
<tr>
<td>13</td>
<td>CWB</td>
<td>Sets the direction of rotation of the motor axis</td>
</tr>
<tr>
<td>14</td>
<td>RESETB</td>
<td>System reset</td>
</tr>
<tr>
<td>15</td>
<td>ENABLE</td>
<td>Motor current OFF</td>
</tr>
<tr>
<td>16</td>
<td>FAULT1</td>
<td>Motor terminal open/Overcurrent/over-heat detection output</td>
</tr>
<tr>
<td>8</td>
<td>FAULT2</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>Vref</td>
<td>Current value setting</td>
</tr>
</tbody>
</table>

Description of each pin

1-1. [CLOCK (Phase switching clock)]
   - Input frequency: DC-20kHz (when using both edges) or DC-50kHz (when using one edge)
   - Minimum pulse width: 20μs (when using both edges) or 10μs (when using one edge)
   - Pulse width duty: 40% to 50% (when using both edges)
   - Both edge, single edge operation
   - M3:1 The excitation phase moves one step at a time at the rising edge of the CLOCK pulse.
   - M3:0 The excitation phase moves alternately one step at a time at the rising and falling edges of the CLOCK pulse.

1-2. [CWB (Motor direction setting)]
   - When CWB=0: The motor rotates in the clockwise direction.
   - When CWB=1: The motor rotates in the counterclockwise direction.
   - Do not allow CWB input to vary during the 7μs interval before and after the rising and falling edges of CLOCK input.

1-3. [ENABLE (Forcible OFF control of excitation drive output A, AB, B, and BB, and selecting operation/hold status inside the HIC)]
   - ENABLE=1: Normal operation
   - When ENABLE=0: Motor current goes OFF, and excitation drive output is forcibly turned OFF.
   - The system clock inside the HIC stops at this time, with no effect on the HIC even if input pins other than RESET input vary. In addition, since current does not flow to the motor, the motor shaft becomes free.
   - If the CLOCK signal used for motor rotation suddenly stops, the motor shaft may advance beyond the control position due to inertia. A SLOW DOWN setting where the CLOCK cycle gradually decreases is required in order to stop at the control position.

1-4. [MODE1, MODE2, and MODE3 (Selecting the excitation mode, and selecting one edge or both edges of the CLOCK)]
   - Excitation select mode terminal (See the sample application circuit for excitation mode selection), selecting the CLOCK input edge(s).
   - Mode setting active timing
   - Do not change the mode within 7μs of the input rising or falling edge of the CLOCK signal.

1-5. [RESETB (System-wide reset)]
   - The reset signal is formed by the power-on reset function built into the HIC and the RESETB terminal.
   - When activating the internal circuits of the HIC using the power-on reset signal within the HIC, be sure to connect Pin 14 of the HIC to VDD.

1-6. [Vref (Voltage setting to be used for the current setting reference)]
   - Pin type: Analog input configuration
   - Input voltage is in the voltage range of 0.14V to 1.48V.
1-7. [Input timing]

The control IC of the driver is equipped with a power on reset function capable of initializing internal IC operations when power is supplied. A 4V typ setting is used for power on reset. Because the specification for the MOSFET gate voltage is 5V±5%, conduction of current to output at the time of power on reset adds electromotive stress to the MOSFET due to lack of gate voltage. To prevent electromotive stress, be sure to set ENABLE=Low while VDD, which is outside the operating supply voltage, is less than 4.75V.
In addition, if the RESETB terminal is used to initialize output timing, be sure to allow at least 10μs until CLOCK input.

![Diagram of input timing](image)

**ENABLE, CLOCK, and RESETB Signals Input Timing**

1-8. [Configuration of control block I/O pins]

<Configuration of the MODE1, MODE2, MODE3, CLOCK, CWB, ENABLE, and RESETB input pins>

<table>
<thead>
<tr>
<th>Input pin</th>
<th>VDD</th>
<th>Overcurrent</th>
<th>Overheating</th>
</tr>
</thead>
<tbody>
<tr>
<td>VSS</td>
<td>10kΩ</td>
<td>100kΩ</td>
<td></td>
</tr>
</tbody>
</table>

The input pins of this driver all use Schmitt input. Typical specifications at Tc=25°C are given below. Hysteresis voltage is 0.3V (VIHa-VILa).

![Diagram of input voltage](image)

**Input voltage**

When rising

1.8Vtyp

When falling

1.5Vtyp

Input voltage specifications are as follows.

V_{IH}=2.5V_{min}
V_{IL}=0.8V_{max}
<Configuration of the Vref input pin>

![Vref input pin diagram]

<Configuration of the FAULT1 output pin>

![FAULT1 output pin diagram]

**<FAULT1, FAULT2 output>**

**FAULT1 output**

FAULT1 is an open drain output. It outputs low level when any of motor terminal open, overcurrent, or overheat is detected.

**FAULT2 output**

Output is resistance divided (3 levels) and the type of abnormality detected is converted to the corresponding output voltage.

- Motor terminal open: 10mV (typ)
- Overcurrent: 2.5V (typ)
- Overheat: 3.3V (typ)

Abnormality detection can be released by a RESETB operation or turning VDD voltage on/off.

1-9. **[MOI output]**

The output frequency of this excitation monitor pin varies depending on the excitation mode. For output operations, see the timing chart.
2. Overcurrent detection, overheat detection, and motor terminal open detection functions

Each detection function operates using a latch system and turns output off. Because a RESET signal is required to restore output operations, once the power supply, VDD, is turned off, you must either again apply power on reset with VDDON or apply a RESETB=High→Low→High signal.

2-1. [Motor terminal open detection]
This hybrid IC is equipped with a function for detecting open output terminals to prevent thermal destruction of the MOSFET due to repeated avalanche operation that occurs when an output terminal connected to the motor is open. The open condition is determined by checking the presence or absence of the flyback current that flows in the motor inductance during the off period of the PWM cycle.

Detection is performed by using the fact that the flyback current does not flow when a motor terminal is open.

When the current level drops, the difference with the GND potential decreases, making detection difficult.

The motor current that can be detected by motor terminal open detection is 1.1A or more with the STK672-432BN-E and 1.4A or more with the STK672-440BN-E/442BN-E.

<Notes on the ENABLE high edge>
When ENABLE changes from low to high and the STK672-4xxBN-E performs constant-current PWM operation that flows a negative current during the 30μs period after the high edge, open detection may activate and stop the driver.

The motor current setting voltage Vref must be set so that PWM operation is not performed within a period of 30μs after the high edge.

If the motor current setup voltage is set for the rated motor current, PWM operation is not performed during this 30μs period after the high edge, so this is not a problem.

In addition, there is no problem with operation that lowers the current setting Vref after the motor rated current is reached as shown in the diagram on the following page.

Whether constant-current PWM operation is performed during the 30μs period after the high edge can be judged by substituting the motor L and R values into the formula on the following page.

\[
V_{ref} = \frac{(R_02 \times (R_01 + R_02)) \times VDD}{(Vref + 4.9) \times Rs}
\]

\[
I_{OH1} = \frac{(Vref + 4.9) \times Rs}{(1 - e^{-30μs/R/L})}
\]

\[
I_{OH2} = \frac{(VCC \times R) \times (1 - e^{-30μs/R/L})}{R}
\]

Judgment standard: \(I_{OH1} > I_{OH2}\)

\(R_{01}, R_{02}, VDD\) : See the Sample Application Circuit documents.

Rs: Current detection resistance value (Ω)

VCC: Motor supply voltage (V)

R: Motor winding resistance (Ω)

L: Motor winding inductance (H)

\(\Rightarrow\) There is no problem if the \(I_{OH2}\) obtained by substituting \(t = 30μs\) and the motor L and R values is smaller than the current setting value \(I_{OH1}\).
<Connection of capacitors between output pins and GND prohibited>
Capacitors must not be connected between the phase A (pin 4), phase AB (pin 5), phase B (pin 3) and phase BB (pin 1) outputs and GND. What happens if capacitors are connected is that open-circuit detection may be triggered by the discharge current of the capacitors when the internal MOSFET is set ON. This current is not an inductance current generated by the motor winding but a capacitor current so a negative current will not flow to the other phase in each pair of phases, possibly causing the driver to shut down.

<Excessive external noise>
If, when the motor current rises prior to the PWM operation, a spike-shaped current exceeding the Vref-setting current is generated by excessive external noise, for instance, before the current level (1.1A for the STK672-432BN-E, 1.4A for the STK672-440BN-E and 442BN-E motor drivers) at which motor pin open-circuiting can be detected is reached, the internal MOSFET is set OFF. Since the MOSFET has been set OFF before the actual motor current reaches 1.1A (or 1.4A), the level of the negative current subsequently flowing to the other phase in each pair of phases is low, and it may be judged that no negative current is flowing, possibly causing open-circuit detection to be triggered.

During normal constant-current PWM operation, the duration of 1.25\(\mu\)s, which is equivalent to 6% of the initial operation in the PWM period, corresponds to the section where the current is not detected, and this ensures that no current is flowing for the linking part of the current that is generated in this section. The no-current detection section is not synchronized at the current rise prior to the PWM operation so when a spike-shaped current exceeding the Vref-setting current is generated, the MOSFET is set OFF at the stage where the level of the actual motor current is low. As a result, the level of the negative current subsequently flowing to the other phase in each pair of phases is low, and it may be judged that no negative current is flowing, possibly causing open-circuit detection to be triggered.
2-2. [Overcurrent detection]
This hybrid IC is equipped with a function for detecting overcurrent that arises when the motor burns out or when there is a short between the motor terminals. Overcurrent detection occurs at 3.4A typ with the STK672-432BN-E, and 5.0A typ with the STK672-440BN-E/442BN-E.

Overcurrent detection begins after an interval of no detection (a dead time of 1.25 μs typ) during the initial ringing part during PWM operations. The no detection interval is a period of time where overcurrent is not detected even if the current exceeds $I_{OH}$.

2-3. [Overheat detection]
Rather than directly detecting the temperature of the semiconductor device, overheat detection detects the temperature of the aluminum substrate (144°C typ). Within the allowed operating range recommended in the specification manual, if a heat sink attached for the purpose of reducing the operating substrate temperature, $T_c$, comes loose, the semiconductor can operate without breaking. However, we cannot guarantee operations without breaking in the case of operations other than those recommended, such as operations at a current exceeding $I_{OH}$ max that occurs before overcurrent detection is activated.
3. Allowable Avalanche Energy Value

(1) Allowable Range in Avalanche Mode

When driving a 2-phase stepping motor with constant current chopping using an STK672-4** Series hybrid IC, the waveforms shown in Figure 1 below result for the output current, $I_D$, and voltage, $V_{DS}$.

![Figure 1](image)

Figure 1 Output Current, $I_D$, and Voltage, $V_{DS}$, Waveforms 1 of the STK672-4** Series when Driving a 2-Phase Stepper Motor with Constant Current Chopping

When operations of the MOSFET built into STK672-4** Series ICs is turned off for constant current chopping, the $I_D$ signal falls like the waveform shown in the figure above. At this time, the output voltage, $V_{DS}$, suddenly rises due to electromagnetic induction generated by the motor coil.

In the case of voltage that rises suddenly, voltage is restricted by the MOSFET $V_{DSS}$. Voltage restriction by $V_{DSS}$ results in a MOSFET avalanche. During avalanche operations, $I_D$ flows and the instantaneous energy at this time, $E_{AVL1}$, is represented by Equation (3-1).

$$E_{AVL1} = V_{DSS} \times I_{AVL} \times 0.5 \times t_{AVL} \quad \text{------- (3-1)}$$

$V_{DSS}$: V units, $I_{AVL}$: A units, $t_{AVL}$: sec units

The coefficient 0.5 in Equation (3-1) is a constant required to convert the $I_{AVL}$ triangle wave to a square wave.

During STK672-4** Series operations, the waveforms in the figure above repeat due to the constant current chopping operation. The allowable avalanche energy, $E_{AVL}$, is therefore represented by Equation (3-2) used to find the average power loss, $P_{AVL}$, during avalanche mode multiplied by the chopping frequency in Equation (3-1).

$$P_{AVL} = V_{DSS} \times I_{AVL} \times 0.5 \times t_{AVL} \times f_c \quad \text{------- (3-2)}$$

$f_c$: Hz units ($f_c$ is set to the PWM frequency of 50kHz.)

For $V_{DSS}$, $I_{AVL}$, and $t_{AVL}$, be sure to actually operate the STK672-4** Series and substitute values when operations are observed using an oscilloscope.

Ex. If $V_{DSS}=110V$, $I_{AVL}=1A$, $t_{AVL}=0.2\mu s$, the result is:

$$P_{AVL}=110 \times 1 \times 0.5 \times 0.2 \times 10^{-6} \times 50 \times 10^3 \times 0.55 = 0.55W$$

$V_{DSS}=110V$ is a value actually measured using an oscilloscope.

The allowable loss range for the allowable avalanche energy value, $P_{AVL}$, is shown in the graph in Figure 3. When examining the avalanche energy, be sure to actually drive a motor and observe the $I_D$, $V_{DSS}$, and $t_{AVL}$ waveforms during operation, and then check that the result of calculating Equation (3-2) falls within the allowable range for avalanche operations.
(2) $I_D$ and $V_{DSS}$ Operating Waveforms in Non-avalanche Mode

Although the waveforms during avalanche mode are given in Figure 1, sometimes an avalanche does not result during actual operations.

Factors causing avalanche are listed below.

- Poor coupling of the motor's phase coils (electromagnetic coupling of A phase and AB phase, B phase and BB phase).
- Increase in the lead inductance of the harness caused by the circuit pattern of the P.C. board and motor.
- Increases in $V_{DSS}$, $t_{AVL}$, and $I_{AVL}$ in Figure 1 due to an increase in the supply voltage from 24V to 36V.

If the factors above are negligible, the waveforms shown in Figure 1 become waveforms without avalanche as shown in Figure 2.

Under operations shown in Figure 2, avalanche does not occur and there is no need to consider the allowable loss range of $P_{AVL}$ shown in Figure 3.

![Figure 2 Output Current, $I_D$, and Voltage, $V_{DS}$, Waveforms 2 of the STK672-4** Series when Driving a 2-Phase Stepper Motor with Constant Current Chopping](image)

![Figure 3 Allowable Loss Range, $P_{AVL}$-$I_{OH}$ During STK672-432BN-E Avalanche Operations](image)

Note:
The operating conditions given above represent a loss when driving a 2-phase stepper motor with constant current chopping.
Because it is possible to apply 2.6W or more at $I_{OH}$=0A, be sure to avoid using the MOSFET body diode that is used to drive the motor as a zener diode.
4. Calculating STK672-432BN-E HIC Internal Power Loss

The average internal power loss in each excitation mode of the STK672-432B-E can be calculated from the following formulas. *1

4-1. [Each excitation mode]

2-phase excitation mode

\[ 2P_{dAVex} = 2 \times V_{sat} \times 0.5 \times C_{L} \times I_{OH} \times t_{2} + 0.5 \times C_{L} \times I_{OH} \times (V_{sat} \times t_{1} + V_{df} \times t_{3}) \]  

\[ (4-1) \]

1-2 Phase excitation mode

\[ 1-2P_{dAVex} = 2 \times V_{sat} \times 0.25 \times C_{L} \times I_{OH} \times t_{2} + 0.25 \times C_{L} \times I_{OH} \times (V_{sat} \times t_{1} + V_{df} \times t_{3}) \]  

\[ (4-2) \]

W1-2 Phase excitation mode

\[ W1-2P_{dAVex} = 0.64 \times (2 \times V_{sat} \times 0.125 \times C_{L} \times I_{OH} \times t_{2} + 0.125 \times C_{L} \times I_{OH} \times (V_{sat} \times t_{1} + V_{df} \times t_{3})) \]  

\[ (4-3) \]

2W1-2 Phase excitation mode

\[ 2W1-2P_{dAVex} = 0.64 \times (2 \times V_{sat} \times 0.0625 \times C_{L} \times I_{OH} \times t_{2} + 0.0625 \times C_{L} \times I_{OH} \times (V_{sat} \times t_{1} + V_{df} \times t_{3})) \]  

\[ (4-4) \]

4W1-2 Phase excitation mode

\[ 4W1-2P_{dAVex} = 0.64 \times (2 \times V_{sat} \times 0.03125 \times C_{L} \times I_{OH} \times t_{2} + 0.03125 \times C_{L} \times I_{OH} \times (V_{sat} \times t_{1} + V_{df} \times t_{3})) \]  

\[ (4-5) \]

Motor hold mode

\[ \text{Hold}_{P_{dAVex}} = 2 \times V_{sat} \times I_{OH} \]  

\[ (4-6) \]

Note: 2-phase 100% conductance is assumed in Equation (4-6).

\[
\begin{align*}
\text{V}_{\text{sat}} & : \text{Combined voltage of Ron voltage drop + current detection resistance} \\
\text{V}_{\text{df}} & : \text{Combined voltage of the FET body diode + current detection resistance} \\
\text{C}_{\text{L}} & : \text{Input CLOCK (HIC: input frequency at Pin 12)}
\end{align*}
\]

**Motor COM Current Waveform Model**

\[
\begin{align*}
t_{1} & : \text{Time required for the winding current to reach the set current (I}_{OH}^{\text{t}}) \\
t_{2} & : \text{Time in the constant current control (PWM) region} \\
t_{3} & : \text{Time from end of phase input signal until inverse current regeneration is complete}
\end{align*}
\]

\[
\begin{align*}
t_{1} & = -\frac{L}{(R+0.35)} \ln \left(1-\frac{(R+0.35)VCC}{(L+0.35)I_{OH}}\right) \quad (4-7) \\
t_{3} & = -\frac{L}{R} \ln \left(\frac{(VCC+0.35)(I_{OH}+R+VCC+0.35)}{(L+0.35)I_{OH}}\right) \quad (4-8)
\end{align*}
\]

**VCC**: Motor supply voltage (V)

**L**: Motor inductance (H)

**R**: Motor winding resistance (Ω)

**I_{OH}**: Motor set output current crest value (A)
Fixed current control time, $t_2$, for each excitation mode

1. 2-phase excitation
   \[ t_2 = \left( \frac{2}{\text{CLOCK}} \right) - (t_1 + t_3) \]  \hspace{0.5cm} (4-9)

2. 1-2 phase excitation
   \[ t_2 = \left( \frac{3}{\text{CLOCK}} \right) - t_1 \]  \hspace{0.5cm} (4-10)

3. W1-2 phase excitation
   \[ t_2 = \left( \frac{7}{\text{CLOCK}} \right) - t_1 \]  \hspace{0.5cm} (4-11)

4. 2W1-2 phase excitation (and 4W1-2 phase excitation)
   \[ t_2 = \left( \frac{15}{\text{CLOCK}} \right) - t_1 \]  \hspace{0.5cm} (4-12)

For values of $V_{\text{sat}}$ and $V_{\text{df}}$, be sure to substitute from $V_{\text{sat}}$ vs $I_{\text{OH}}$ and $V_{\text{df}}$ vs $I_{\text{OH}}$ at the setting current value $I_{\text{OH}}$.

Then, determine if a heat sink is necessary by comparing with the $\Delta T_c$ vs $P_d$ graph (see next page) based on the calculated average output loss, HIC.

For heat sink design, be sure to see ‘5. Thermal Design’.

The HIC average power, $P_{dAVex}$ described above, represents loss when not in avalanche mode. To add the loss in avalanche mode, be sure to add $P_{AVL}$ (4-13, 14) using the formula (3-2) for average power loss, $P_{AVL}$, for STK672-4** avalanche mode, described below to $P_{dAVex}$ described above.

When using this IC without a fin, always check for temperature increases in the set, because the HIC substrate temperature, $T_c$, varies due to effects of convection around the HIC.

4-2. [Calculating the average power loss, $P_{AVL}$, during avalanche mode]

The allowable avalanche energy, $E_{AVL}$, during fixed current chopping operation is represented by Equation (3-2) used to find the average power loss, $P_{AVL}$, during avalanche mode that is calculated by multiplying Equation (3-1) by the chopping frequency.

\[
P_{AVL} = V_{DSS} \times I_{AVL} \times 0.5 \times t_{AVL} \times fc \]  \hspace{0.5cm} (3-2)

$fc$: Hz units ($fc$ is set to the PWM frequency of 50kHz.)

Be sure to actually operate an STK672-4** series and substitute values found when observing operations on an oscilloscope for $V_{DSS}$, $I_{AVL}$, and $t_{AVL}$.

The sum of $P_{AVL}$ values for each excitation mode is multiplied by the constants given below and added to the average internal HIC loss equation, except in the case of 2-phase excitation.

1-2 excitation mode and higher: $P_{AVL}(1) = 0.7 \times P_{AVL}$ \hspace{0.5cm} (4-13)

During 2-phase excitation and motor hold: $P_{AVL}(1) = 1 \times P_{AVL}(4-14)$
5. Thermal design

[Operating range in which a heat sink is not used]
Use of a heat sink to lower the operating substrate temperature of the HIC (Hybrid IC) is effective in increasing the quality of the HIC.
The size of heat sink for the HIC varies depending on the magnitude of the average power loss, PdAV, within the HIC.
The value of PdAV increases as the output current increases. To calculate PdAV, refer to “Calculating Internal HIC Loss” in the specification document.
Calculate the internal HIC loss, PdAV, assuming repeat operation such as shown in Figure 1 below, since conduction during motor rotation and off time both exist during actual motor operations,

Figure 1 Motor Current Timing

T1: Motor rotation operation time
T2: Motor hold operation time
T3: Motor current off time
T0: Single repeated motor operating cycle
IO1 and IO2: Motor current peak values

Due to the structure of motor windings, the phase current is a positive and negative current with a pulse form.
Note that figure 1 presents the concepts here, and that the on/off duty of the actual signals will differ.
The hybrid IC internal average power dissipation PdAV can be calculated from the following formula.

$$PdAV = \frac{T1 \times P1 + T2 \times P2 + T3 \times 0}{T0} \quad \text{(I)}$$
(Here, P1 is the PdAV for IO1 and P2 is the PdAV for IO2)

If the value calculated using Equation (I) is 1.5W or less, and the ambient temperature, Ta, is 60°C or less, there is no need to attach a heat sink. Refer to Figure 2 for operating substrate temperature data when no heat sink is used.

[Operating range in which a heat sink is used]
Although a heat sink is attached to lower Tc if PdAV increases, the resulting size can be found using the value of θc-a in Equation (II) below and the graph depicted in Figure 3.

$$\theta c-a = (Tc_{max} - Ta) \times PdAV \quad \text{(II)}$$

Tc max: Maximum operating substrate temperature =105°C
Ta: HIC ambient temperature

Although a heat sink can be designed based on equations (I) and (II) above, be sure to mount the HIC in a set and confirm that the substrate temperature, Tc, is 105°C or less.
The average HIC power loss, PdAV, described above represents the power loss when there is no avalanche operation.
To add the loss during avalanche operations, be sure to add Equation (3-2), “Allowable STK672-4** Avalanche Energy Value”, to PdAV.
Figure 2

Substrate temperature rise, $\Delta T_c$ (no heat sink) - Internal average power dissipation, $P_{dAV}$

Figure 3

Heat sink area (Board thickness: 2mm) - $\theta_{c-a}$

Heat sink area, $S$ cm$^2$ (thickness: 2mm)
6. Mitigated Curve of Package Power Loss, PdPK, vs. Ambient Temperature, Ta

Package power loss, PdPK, refers to the average internal power loss, PdAV, allowable without a heat sink. The figure below represents the allowable power loss, PdPK, vs. fluctuations in the ambient temperature, Ta. Power loss of up to 2.8W is allowable at Ta=25°C, and of up to 1.5W at Ta=60°C. * The package thermal resistance θc-a is 28.6°C/W.
7. Other usage notes

In addition to the “Notes” indicated in the Sample Application Circuit, care should also be given to the following contents during use.

(1) Allowable operating range
Operation of this product assumes use within the allowable operating range. If a supply voltage or an input voltage outside the allowable operating range is applied, an overvoltage may damage the internal control IC or the MOSFET.
If a voltage application mode that exceeds the allowable operating range is anticipated, connect a fuse or take other measures to cut off power supply to the product.

(2) Input pins
If the input pins are connected directly to the board connectors, electrostatic discharge or other overvoltage outside the specified range may be applied from the connectors and may damage the product. Current generated by this overvoltage can be suppressed to effectively prevent damage by inserting 100Ω to 1kΩ resistors in lines connected to the input pins.
Take measures such as inserting resistors in lines connected to the input pins.

(3) Power connectors
If the motor power supply VCC is applied by mistake without connecting the GND part of the power connector when the product is operated, such as for test purposes, an overcurrent flows through the VDD of the internal control IC and GND, and may damage the power supply pin block of the internal control IC.
To prevent damage in this case, connect a 10Ω resistor to the VDD pin, or insert a diode between the VCC decoupling capacitor C1 GND and the VDD pin.

(4) Input Signal Lines
1) Do not use an IC socket to mount the driver, and instead solder the driver directly to the board to minimize fluctuations in the GND potential due to the influence of the resistance component and inductance component of the GND pattern wiring.
2) To reduce noise caused by electromagnetic induction to small signal lines, do not design small signal lines (sensor signal lines, and 5V or 3.3V power supply signal lines) that run parallel in close proximity to the motor output line A (Pin 4), AB (Pin 5), B (Pin 3), or BB (Pin 1) phases.
When mounting multiple drivers on a single board
When mounting multiple drivers on a single board, the GND design should mount a VCC decoupling capacitor, C1, for each driver to stabilize the GND potential of the other drivers. The key wiring points are as follows.

**VCC operating limit**

When the output (for example F1) of a 2-phase stepper motor driver is turned OFF, the AB phase back electromotive force eab produced by current flowing to the paired F2 parasitic diode is induced in the F1 side, causing the output voltage VFB to become twice or more the VCC voltage. This is expressed by the following formula.

\[
V_{FB} = V_{CC} + e_{ab} = V_{CC} + V_{CC} + I_{OH} \times R_{M} + V_{df}(1.6V)
\]

- **VCC**: Motor supply voltage
- **I_{OH}**: Motor current set by Vref
- **Vdf**: Voltage drop due to F2 parasitic diode and current detection resistor R1, R_{M}: Motor winding resistance value

Using the above formula, make sure that VFB is always less than the MOSFET withstand voltage of 100V. This is because there is a possibility that operating limit of VCC falls below the allowable operating range of 46V, due to the RM and I_{OH} specifications.

The oscillating voltage in excess of VFB is caused by LCRM (inductance, capacitor, resistor, mutual inductance) oscillation that includes micro capacitors C, not present in the circuit. Since M is affected by the motor characteristics, there is some difference in oscillating voltage according to the motor specifications. In addition, constant voltage drive without constant current drive enables motor rotation at V_{CC} \geq 0V.
## OERING INFORMATION

<table>
<thead>
<tr>
<th>Device</th>
<th>Package</th>
<th>Shipping (Qty / Packing)</th>
</tr>
</thead>
<tbody>
<tr>
<td>STK672-432BN-E</td>
<td>SIP-19 (Pb-Free)</td>
<td>20 / Tube</td>
</tr>
</tbody>
</table>

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.