

# High-Current Complementary Silicon Power Transistors

## 2N5684 (PNP), 2N5686 (NPN)

These packages are designed for use in high-power amplifier and switching circuit applications.

#### **Features**

- High Current Capability I<sub>C</sub> Continuous = 50 Amperes
- DC Current Gain  $h_{FE} = 15-60 @ I_C = 25 Adc$
- Low Collector–Emitter Saturation Voltage  $V_{CE(sat)} = 1.0 \text{ Vdc (Max)} @ I_C = 25 \text{ Adc}$
- Pb–Free Packages are Available\*

#### MAXIMUM RATINGS (Note 1)

| Rating                                                            | Symbol                            | Value        | Unit        |
|-------------------------------------------------------------------|-----------------------------------|--------------|-------------|
| Collector-Emitter Voltage                                         | $V_{CEO}$                         | 80           | Vdc         |
| Collector-Base Voltage                                            | V <sub>CB</sub>                   | 80           | Vdc         |
| Emitter-Base Voltage                                              | V <sub>EB</sub>                   | 5.0          | Vdc         |
| Collector Current - Continuous                                    | I <sub>C</sub>                    | 50           | Adc         |
| Base Current                                                      | Ι <sub>Β</sub>                    | 15           | Adc         |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 300<br>1.715 | mW<br>mW/°C |
| Operating and Storage Temperature Range                           | T <sub>J</sub> , T <sub>stg</sub> | -65 to +200  | °C          |

#### THERMAL CHARACTERISTICS

| Characteristic                       | Symbol | Max   | Unit |
|--------------------------------------|--------|-------|------|
| Thermal Resistance, Junction-to-Case | θЈС    | 0.584 | °C/W |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Indicates JEDEC Registered Data.



Figure 1. Power Derating

Safe Area Curves are indicated by Figure 5. All limits are applicable and must be observed.

1

# 50 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS 60-80 VOLTS, 300 WATTS

#### MARKING DIAGRAM





TO-204 (TO-3) CASE 197A STYLE 1

 2N568x
 = Device Code

 x = 4 or 6

 G
 = Pb-Free Package

 A
 = Location Code

 YY
 = Year

 WW
 = Work Week

 MEX
 = Country of Orgin

#### **ORDERING INFORMATION**

| Device  | Package           | Shipping       |
|---------|-------------------|----------------|
| 2N5684G | TO-3<br>(Pb-Free) | 100 Units/Tray |
| 2N5686  | TO-3              | 100 Units/Tray |
| 2N5686G | TO-3<br>(Pb-Free) | 100 Units/Tray |

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### 2N5684 (PNP), 2N5686 (NPN)

#### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted) (Note 2)

| Characteristic                                                                                                                                  |                                                                                                              |                       | Min       | Max          | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------|-----------|--------------|------|
| OFF CHARACTERISTICS                                                                                                                             |                                                                                                              | •                     | •         | •            | •    |
| Collector-Emitter Sustaining Voltage (Note 3)                                                                                                   | $(I_C = 0.2 \text{ Adc}, I_B = 0)$                                                                           | V <sub>CEO(sus)</sub> | 80        | _            | Vdc  |
| Collector Cutoff Current                                                                                                                        | $(V_{CE} = 40 \text{ Vdc}, I_B = 0)$                                                                         | I <sub>CEO</sub>      | -         | 1.0          | mAdc |
| Collector Cutoff Current $ (V_{CE} = 80 \text{ Vdc}, V_{E} $                                                                                    | ICEX                                                                                                         | -<br>-                | 2.0<br>10 | mAdc         |      |
| Collector Cutoff Current                                                                                                                        | $(V_{CB} = 80 \text{ Vdc}, I_{E} = 0)$                                                                       | I <sub>CBO</sub>      | -         | 2.0          | mAdc |
| Emitter Cutoff Current                                                                                                                          | $(V_{BE} = 5.0 \text{ Vdc}, I_{C} = 0)$                                                                      | I <sub>EBO</sub>      | -         | 5.0          | mAdc |
| ON CHARACTERISTICS                                                                                                                              |                                                                                                              |                       |           |              |      |
| DC Current Gain (Note 3)                                                                                                                        | (I <sub>C</sub> = 25 Adc, V <sub>CE</sub> = 2.0 Vdc)<br>(I <sub>C</sub> = 50 Adc, V <sub>CE</sub> = 5.0 Vdc) | h <sub>FE</sub>       | 15<br>5.0 | 60<br>-      | -    |
| Collector–Emitter Saturation Voltage (Note 3) $ (I_C = 25 \text{ Adc}, I_B = 2.5 \text{ Adc}) \\ (I_C = 50 \text{ Adc}, I_B = 10 \text{ Adc}) $ |                                                                                                              | V <sub>CE(sat)</sub>  | -<br>-    | 1.0<br>5.0   | Vdc  |
| Base-Emitter Saturation Voltage (Note 2)                                                                                                        | (I <sub>C</sub> = 25 Adc, I <sub>B</sub> = 2.5 Adc)                                                          | V <sub>BE(sat)</sub>  | -         | 2.0          | Vdc  |
| Base-Emitter On Voltage (Note 2)                                                                                                                | (I <sub>C</sub> = 25 Adc, V <sub>CE</sub> = 2.0 Vdc)                                                         | V <sub>BE(on)</sub>   | -         | 2.0          | Vdc  |
| DYNAMIC CHARACTERISTICS                                                                                                                         |                                                                                                              |                       |           |              |      |
| Current-Gain - Bandwidth Product (I <sub>C</sub> = 5.0 Add                                                                                      | c, V <sub>CE</sub> = 10 Vdc, f = 1.0 MHz)                                                                    | f <sub>T</sub>        | 2.0       | -            | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz)                                                               | 2N5684<br>2N5686                                                                                             | C <sub>ob</sub>       | -<br>-    | 2000<br>1200 | pF   |
| Small-Signal Current Gain (I <sub>C</sub> = 10 Add                                                                                              | c, V <sub>CE</sub> = 5.0 Vdc, f = 1.0 kHz)                                                                   | h <sub>fe</sub>       | 15        | _            |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 2. Indicates JEDEC Registered Data.
- 3. Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%.



FOR CURVES OF FIGURES 3 & 6, R<sub>B</sub> & R<sub>L</sub> ARE VARIED. INPUT LEVELS ARE APPROXIMATELY AS SHOWN. FOR NPN CIRCUITS, REVERSE ALL POLARITIES.

Figure 2. Switching Time Test Circuit



Figure 3. Turn-On Time

#### 2N5684 (PNP), 2N5686 (NPN)



Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C$  –  $V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 200^{\circ}C$ ;  $T_C$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 200^{\circ}C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Turn-Off Time



Figure 7. Capacitance

### 2N5684 (PNP), 2N5686 (NPN)



Figure 8. DC Current Gain



Figure 9. Collector Saturation Region



Figure 10. "On" Voltages





TO-204 (TO-3) CASE 197A-05 ISSUE K

**DATE 21 FEB 2000** 





STYLE 1: PIN 1. BASE 2. EMITTER CASE: COLLECTOR STYLE 2: PIN 1. EMITTER 2. BASE CASE: COLLECTOR

STYLE 3: PIN 1. GATE 2. SOURCE CASE: DRAIN

STYLE 4: PIN 1. ANODE = 1 2. ANODE = 2 CASE: CATHODES

- 1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

|     | INCHES    |       | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
| DIM | MIN       | MAX   | MIN         | MAX   |
| Α   | 1.530 REF |       | 38.86 REF   |       |
| В   | 0.990     | 1.050 | 25.15       | 26.67 |
| С   | 0.250     | 0.335 | 6.35        | 8.51  |
| D   | 0.057     | 0.063 | 1.45        | 1.60  |
| Е   | 0.060     | 0.070 | 1.53        | 1.77  |
| G   | 0.430 BSC |       | 10.92 BSC   |       |
| Н   | 0.215 BSC |       | 5.46 BSC    |       |
| Κ   | 0.440     | 0.480 | 11.18       | 12.19 |
| L   | 0.665 BSC |       | 16.89 BSC   |       |
| N   | 0.760     | 0.830 | 19.31       | 21.08 |
| Q   | 0.151     | 0.165 | 3.84        | 4.19  |
| U   | 1.187     | BSC   | 30.15 BSC   |       |
| V   | 0.131     | 0 188 | 3.33        | 4 77  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Locationa

YY = Year WW = Work Week

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98ASB42129B   | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TO-204 (TO-3) |                                                                                                                                                                                  | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the values of the confined values and of the values of the confined values and of the values of the special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales