

# 3-phase Inverter Power Module 1200 V SPM® 31 Version 2 Series Application Note

# AND90262/D

### INTRODUCTION

This application note provides practical guidelines for designing with the SPM 31 version 2 Series power modules.

This series of Intelligent Power Modules (IPM) for 3-phase motor drives contains a three-phase inverter stage, gate drivers.

### **Design Concept**

The SPM 31 version 2 design objective is to provide a minimized package and a low power consumption module with improved reliability. It is achieved by applying new gate-driving High-Voltage Integrated Circuit (HVIC), a new Insulated-Gate Bipolar Transistor (IGBT) of advanced silicon technology and improved Direct Bonded Copper (DBC) substrate based on transfer mold package. The SPM 31 version 2 achieves reduced board size and improved reliability compared to existing discrete solutions. Target applications are inverter motor drives for industrial use, such as commercial air conditioners, general-purpose inverters and servo motors. The temperature sensing function of SPM 31 version 2 products are implemented in the LVIC to enhance the system reliability. The analog voltage proportional to the temperature of the LVIC in module is provided for monitoring the module temperature and necessary protections against over-temperature situations. Figure 1 shows the package outline structure.

### **MARKING DIAGRAM**



#### onsemi Logo

NFAMxx12L7B = Specific Device Code
ZZZ = Assembly Lot Code
A = Assembly Location
T = Test Location
Y = Year
WW = Work Week

2D Code

Device marking is on package top side

### ORDERING INFORMATION

| Device      | Package               | Shipping (Qty / Packaging) |
|-------------|-----------------------|----------------------------|
| NFAMxx12L7B | DIP39,<br>31.0 x 54.5 | 90 / BOX                   |



Figure 1. External View and Internal Structure of SPM 31 Version 2

# **Key Features**

- $\bullet \ \ 1200\ V\ /\ 15, 25, 35\ A, three\ phase\ FS7\ IGBT\ inverter\ including\ control\ ICs\ for\ gate\ driving\ and\ protections$
- Very low thermal resistance by adopting DBC substrate
- Easy PCB layout thanks to built-in bootstrap circuits
- Open emitter configuration for easy monitoring of each phase current sensing
- Single-grounded power supply thanks to built-in HVICs and bootstrap operations
- Built-in temperature sensing function by LVIC
- Isolation Rating of 2500 Vrms / min.

### **PRODUCT DESCRIPTION**

### **Ordering Information**



Figure 2. Ordering Information

# Product Line-up

Table 1 shows the SPM31 version 2 product line up without package variations. Online simulation tool, Motion Control Design Tool (<u>Click for simulation tool</u>) is recommended to find out the right product for the desired application. For package drawing, please refer to Chapter <u>Package Outline</u>.

Table 1. PRODUCT LINE-UP

| Product              | Current/Voltage | Recommend Power (Note 1) | Target Application           | Isolation Voltage                        |                                                   |
|----------------------|-----------------|--------------------------|------------------------------|------------------------------------------|---------------------------------------------------|
| NFAM1512L7B          | 15 A / 1200 V   | 2.0 kW                   | Air Conditioners, Industrial | V <sub>ISO</sub> = 2500 V <sub>RMS</sub> |                                                   |
| NFAM2512L7B          | 25 A / 1200 V   | 3.5 kW                   |                              |                                          | (Sine 60 Hz, 1-min<br>All Shorted Pins Heat Sink) |
| NFAM3512L7B          | 35 A / 1200 V   | 5.0 kW                   |                              | ŕ                                        |                                                   |
| NFAM4012L7B (Note 2) | 40 A / 1200 V   | 6.0 kW                   |                              |                                          |                                                   |

<sup>1.</sup> These power ratings are simulated result by specific operating conditions, so it can be changed by the operating conditions.

### **Internal Circuit Diagram**

Three bootstrap circuits generate the voltage needed for driving the high-side IGBTs. The bootstrap diodes are internal part in HVIC and driving voltage of high-side IGBTs is sourced from VDD (15 V) through bootstrap circuits. There is an internal level shift circuit for the high-side drive signals allowing all control signals to be driven directly from GND levels common with the control circuit such as the microcontroller without requiring external isolation with opto-couplers. LVIC temperature sensing signal is output from the VTS pin.

<sup>2.</sup> Under development.



Figure 3. Internal Equivalent Circuit Diagram



Figure 4. Package Top-View and Pin Assignment

Table 2. NUMBERS, NAMES AND DUMMY PINS

| Pin Number | Name    | Description                                         |
|------------|---------|-----------------------------------------------------|
| 1          | VS(U)   | High-Side Bias Voltage GND for U Phase IGBT Driving |
| (2)        | -       | Dummy                                               |
| 3          | VB(U)   | High-Side Bias Voltage for U Phase IGBT Driving     |
| 4          | VDD(UH) | High-Side Bias Voltage for U Phase IC               |
| (5)        | -       | Dummy                                               |
| 6          | HIN(U)  | Signal Input for High-Side U Phase                  |
| 7          | VS(V)   | High-Side Bias Voltage GND for V Phase IGBT Driving |
| (8)        | -       | Dummy                                               |
| 9          | VB(V)   | High-Side Bias Voltage for V Phase IGBT Driving     |
| 10         | VDD(VH) | High-Side Bias Voltage for V Phase IC               |
| (11)       | -       | Dummy                                               |
| 12         | HIN(V)  | Signal Input for High-Side V Phase                  |
| 13         | VS(W)   | High-Side Bias Voltage GND for W Phase IGBT Driving |
| (14)       | -       | Dummy                                               |
| 15         | VB(W)   | High-Side Bias Voltage for W Phase IGBT Driving     |
| 16         | VDD(WH) | High-Side Bias Voltage for W Phase IC               |
| (17)       | -       | Dummy                                               |
| 18         | HIN(W)  | Signal Input for High-Side W Phase                  |
| (19)       | _       | Dummy                                               |
| 20         | VTS     | Voltage Output for LVIC Temperature Sensing Unit    |
| 21         | LIN(U)  | Signal Input for Low-Side U Phase                   |
| 22         | LIN(V)  | Signal Input for Low-Side V Phase                   |
| 23         | LIN(W)  | Signal Input for Low-Side W Phase                   |
| 24         | VFO     | Fault Output                                        |
| 25         | CFOD    | Capacitor for Fault Output Duration Selection       |
| 26         | CIN     | Input for Over Current Protection                   |
| 27         | VSS     | Low-Side Common Supply Ground                       |
| 28         | VDD(L)  | Low-Side Bias Voltage for IC and IGBTs Driving      |
| (29)       | -       | Dummy                                               |
| (30)       | _       | Dummy                                               |
| 31         | NW      | Negative DC-Link Input for W Phase                  |
| 32         | NV      | Negative DC-Link Input for V Phase                  |
| 33         | NU      | Negative DC-Link Input for U Phase                  |
| 34         | W       | Output for W Phase                                  |
| 35         | V       | Output for V Phase                                  |
| 36         | U       | Output for U Phase                                  |
| 37         | Р       | Positive DC-Link Input                              |
| 38         | N.C     | No Connection                                       |
| 39         | _       | Dummy                                               |

<sup>3.</sup> Pins of () are the dummy for internal connection. These pins should be no connection.

### **Detailed Pin Definition and Notification**

Pins: VB(U) - VS(U), VB(V) - VS(V), VB(W) - VS(W)

- High-side bias voltage pins for driving the IGBTs and high-side bias voltage ground pins for driving the IGBTs.
- VB(U), VB(V), VB(W) pins are connected to cathode pins of bootstrap diodes on each phase.
- These are drive power supply pins for providing gate drive power to the high-side IGBTs.
- The virtue of the ability to bootstrap the circuit scheme is that no external power supplies are required for the high-side IGBTs.
- Each bootstrap capacitor is charged from the VDD supply during ON state of the corresponding low-side IGBTs and Diodes.
- To prevent malfunctions caused by noise and ripple in the supply voltage, a good quality (low-ESR, low-ESL) filter capacitor should be mounted very close to these pins.

# Pins: VDD(L), VDD(UH), VDD(VH), VDD(WH)

- Low-side and high-side bias voltage pins.
- These are control supply pins for the built-in ICs.
- These four pins should be connected externally.
- To prevent malfunctions caused by noise and ripple in the supply voltage, a good quality (low-ESR, low-ESL) filter capacitor should be mounted very close to these pins.

### Pin: VSS

- Common supply ground pin.
- This is supply ground pin for the built-in ICs.
- Important! To avoid noise influences, the main power circuit current should not be allowed to blow through this pin.

### Pins: HIN(U/V/W) LIN(U/V/W)

- Signal input pins.
- These pins control the operation of the built-in IGBTs.
- They are activated by voltage input signals. The terminals are internally connected to a Schmitt-trigger circuit composed of 5 V-class CMOS.
- The signal logic of these pins is active high. The IGBT associated with each of these pins is turned ON when a sufficient logic voltage is applied to these pins.
- The wiring of each input should be as short as possible to protect the SPM 31 version 2 products against noise influences.
- To prevent signal oscillations, an RC coupling as illustrated in Figure 22 is recommended.

#### Pin: CIN

- Over-current and short-circuit detection input pin.
- The current sensing shunt resistor should be connected between the low-pass filter before the CIN pin and the low-side ground pin VSS to detect over or short circuit current.
- The shunt resistor should be selected to meet the detection levels matched for the specific application.
- An RC filter should be connected to the CIN pin to eliminate noise.
- The connection length between the shunt resistor and CIN pin should be minimized.

### Pin: VFO

- Fault output pin.
- This is the fault output alarm pin. An active low output is given on this pin for a fault state condition in the SPM 31 version 2 products.
- The alarm conditions are Over-Current Protection (OCP), or low-side bias Under-Voltage Lock Out (UVLO) operation.

• The VFO output is open drain configured. The VFO signal line should be pulled up to the 5 V logic power supply with approximately  $10 \text{ k}\Omega$  resistance.

### Pin: CFOD

- Input pin for duration time control of fault-out
- The duration time of fault-out depends on the capacitance between CFOD and VSS pins.

### Pin: VTS

- Analog temperature sensing output pin.
- This is to indicate the temperature of LVIC with analog voltage. LVIC itself creates some power loss, but mainly heat generated from the IGBTs will increase the temperature of the LVIC.
- VTS versus temperature characteristics is illustrated in Figure 15.

### Pin: P

- Positive DC-link pin.
- This is the DC-link positive power supply pin of the inverter.
- It is internally connected to the collectors of the high-side IGBTs.
- To suppress surge voltage caused by the DC-link wiring or PCB pattern inductance, connect a smoothing filter capacitor close to this pin (tip: metal film capacitor is typically used).

# Pins: NU, NV, NW

- Negative DC-link pins.
- These are the DC-link negative power supply pins (power ground) of the inverter.
- These pins are connected to the low-side IGBT emitters of each phase.
- These pins are used to connect one shunt resistor or three shunt resistors for current sensing.

# Pins: U, V, W

- Inverter power output pins.
- Inverter output pins for connecting to the inverter load (e.g. motor).

# **PACKAGE**

### **Package Structure**

Since heat dissipation is an important factor limiting the power module's current capability, the heat dissipation characteristics of a package are important in determining the performance. A trade-off exists among heat dissipation characteristics, package size, and isolation characteristics. The key to a good package technology lies in the optimization package size while maintaining outstanding heat dissipation characteristics without compromising the isolation rating.

In SPM 31 version 2, technology was developed with DBC substrate that resulted in excellent heat dissipation characteristics. This technology made it possible to achieve improved reliability and heat dissipation. Power chips are attached directly to the DBC substrate.

Figure 5 and Figure 6 show the package outline and the cross-sections of the SPM 31 version 2 package.



Figure 5. Isolation Distance for Signal Pins, Power Pins and Pins to Heatsink



Figure 6. Package Structure and Cross Section for SPM 31 Version 2

### **Package Outline**



Figure 7. Package Outline

### **7PRODUCT SYNOPSIS**

Absolute maximum ratings, electric characteristics, recommended operating conditions and mechanical characteristics are focused on in this section. Please refer to respective datasheets for the detailed description of each product.

### ABSOLUTE MAXIMUM RATINGS (Tj = 25°C unless otherwise noted)

| Symbol     | Parameter                                                                  | Conditions                                                        | Rating                     | Unit     |
|------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------|----------|
| INVERTER   | PART (BASE ON NFAM3512L7B)                                                 |                                                                   |                            | <b>!</b> |
| VPN        | Supply Voltage                                                             | Applied between P - NU, NV, NW                                    | 900                        | V        |
| VPN(surge) | Supply Voltage (Surge)                                                     | Applied between P – NU, NV, NW (Note 4)                           | 1000                       | 1        |
| Vces       | Collector - Emitter Voltage                                                |                                                                   | 1200                       | 1        |
| ±lc        | Each IGBT Collector Current                                                | Tc = 25 °C, Tj ≤ 150°C                                            | 35                         | Α        |
| ±lcp       | Each IGBT Collector Current (Peak)                                         | Tc = 25°C, Tj ≤ 150°C, Under 1 ms Pulse Width                     | 70                         | 1        |
| Pc         | Collector Dissipation                                                      | Tc = 25°C per One Chip (Note 5)                                   | 167                        | W        |
| Tj         | Operating Junction Temperature                                             |                                                                   | -40~150                    | °C       |
| CONTROL I  | PART                                                                       |                                                                   |                            |          |
| VDD        | Control Supply Voltage                                                     | Applied between VDD(XX) – VSS                                     | 20                         | V        |
| VBS        | High-Side Control Bias Voltage                                             | Applied between VB(X) – VS(X)                                     | 20                         | 1        |
| VIN        | Input Signal Voltage                                                       | Applied between HIN(X), LIN(X) – VSS                              | -0.3~V <sub>DD</sub> + 0.3 |          |
| VFO        | Fault Output Supply Voltage                                                | Applied between VFO – VSS                                         | -0.3~V <sub>DD</sub> + 0.3 |          |
| IFO        | Fault Output Current                                                       | Sink Current at VFO Pin                                           | 2                          | mA       |
| VCIN       | Current Sensing Input Voltage                                              | Applied between CIN – VSS                                         | -0.3~V <sub>DD</sub> + 0.3 | V        |
| BOOTSTRA   | P DIODE PART                                                               |                                                                   |                            |          |
| VRRM       | Maximum Repetitive Reverse Voltage                                         |                                                                   | 1200                       | V        |
| Tj         | Operating Junction Temperature                                             |                                                                   | -40~150                    | °C       |
| TOTAL SYS  | TEM                                                                        |                                                                   |                            |          |
| VPN(PROT)  | Self-Protection Supply Voltage Limit (Short-Circuit Protection Capability) | VDD(XX), VB(X) = 13.5~16.5 V, Tj = 150°C, (Non-Repetitive, <2 μs) | 800                        | V        |
| Tc         | Case Operation Temperature                                                 | See Figure 8                                                      | -40~125                    | °C       |
| Tstg       | Storage Temperature                                                        |                                                                   | -40~125                    | 1        |
| Viso       | Isolation Voltage                                                          | 60 Hz, Sinusoidal, 1-minute, Connect Pins to Heat Sink            | 2500                       | Vrms     |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 4. Surge voltage developed by the switching operation due to the wiring inductance between P and NU, NV, NW terminals.
- 5. Calculation value considered to design factor.

# **THERMAL RESISTANCE** (Tj = $25^{\circ}$ C unless otherwise noted)

| Symbol    | Parameter                                    | Parameter Conditions                |   |   |      | Unit |
|-----------|----------------------------------------------|-------------------------------------|---|---|------|------|
| Rth(j-c)Q | Junction to Case Thermal Resistance (Note 6) | Inverter IGBT Part (per 1/6 Module) | ı | - | 0.75 | °C/W |
| Rth(j-c)F | (Note o)                                     | Inverter FWDi Part (per 1/6 Module) | - | - | 1.00 |      |

6. For the measurement point of case temperature (Tc), please refer to Figure 8.



Figure 8. Case Temperature (Tc) Detecting Point

# **ELECTRICAL CHARACTERISTICS** (VDD = 15 V and Tj = $25^{\circ}$ C unless otherwise noted)

| Sy   | mbol                                            | Parameter                           | Condition                                                                                      | Min  | Тур  | Max  | Unit |
|------|-------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|------|
| INVE | RTER P                                          | ART (BASE ON NFAM3512L7B)           |                                                                                                |      |      |      | L    |
| VC   | VCE(sat) Collector – Emitter Saturation Voltage |                                     | VDD = VBS = 15 V, Ic = 30 A, Tj = 25°C                                                         | -    | 1.60 | 2.00 | V    |
| ,    | VF                                              | FWDi Forward Voltage                | VIN = 0 V, IF = 30 A, Tj = 25°C                                                                | -    | 1.70 | 2.10 |      |
| HS   | ton                                             | High Side Switching Times           | VPN = 600 V, VDD(XX) = 15 V, VBS(X) = 15 V,                                                    | 1.00 | 1.30 | 1.90 | μs   |
|      | tc(on)                                          |                                     | Ic = 30 A, Tj = 25°C, HIN(X) = 0 V ↔ 5 V,<br>Inductive Load (Note 7)                           | -    | 0.17 | 0.55 |      |
|      | toff                                            |                                     | See Figure 9                                                                                   | -    | 1.90 | 2.70 |      |
|      | tc(off)                                         |                                     |                                                                                                |      | 0.23 | 0.30 |      |
|      | trr                                             |                                     |                                                                                                |      | 0.22 | -    |      |
| LS   | ton                                             | Low Side Switching Times            | VPN = 600 V, VDD(XX) = 15 V, VBS(X) = 15 V,                                                    | 1.00 | 1.30 | 1.90 | μs   |
|      | tc(on)                                          |                                     | Ic = 30 A, Tj = $25^{\circ}$ C, LIN(X) = 0 V $\Leftrightarrow$ 5 V,<br>Inductive Load (Note 7) | -    | 0.22 | 0.55 |      |
|      | toff                                            |                                     | See Figure 9                                                                                   | -    | 1.70 | 2.00 |      |
|      | tc(off)                                         |                                     |                                                                                                | -    | 0.24 | 0.30 |      |
|      | trr                                             |                                     |                                                                                                | -    | 0.28 | -    |      |
| ŀ    | ces                                             | Collector – Emitter Leakage Current | Vce = Vces, Tj = 25°C                                                                          |      | -    | 1    | mA   |
| вос  | TSTRAI                                          | P CIRCUIT PART                      |                                                                                                |      |      |      |      |
| ,    | VF                                              | Forward Voltage                     | If = 0.1 A, Tj = 25°C                                                                          | 2.1  | 2.5  | 2.9  | V    |
| RE   | OOT                                             | Built-in Limiting Resistance        |                                                                                                | 12.5 | 15.5 | 18.5 | Ω    |

ELECTRICAL CHARACTERISTICS (VDD = 15 V and Tj = 25°C unless otherwise noted) (continued)

| Symbol    | Parameter                                                     | Condition                               |               | Min  | Тур  | Max  | Unit |
|-----------|---------------------------------------------------------------|-----------------------------------------|---------------|------|------|------|------|
| CONTROL F | ART                                                           |                                         |               |      |      |      |      |
| IQDDH     | Quiescent VDD Supply Current                                  | VDD(xH) = 15 V, HIN(X),<br>LIN(X) = 0 V |               |      | _    | 0.30 | mA   |
| IQDDL     |                                                               | VDD(L) = 15 V, HIN(X),<br>LIN(X) = 0 V  | VDD(L) - VSS  | -    | -    | 2.0  |      |
| IQBS      | Quiescent VBS Supply Current                                  | VB(X) - VS(X) = 15 V,<br>HIN (X) = 0 V  | VB(X) – VS(X) | -    | -    | 0.30 |      |
| VFOH      | Fault Output Voltage                                          | CIN = 0 V, 10 kΩ Pulled up to           | 5 V           | 4.9  | -    | -    | V    |
| VFOL      |                                                               | CIN = 1 V, 10 kΩ Pulled up to           | 5 V           | -    | -    | 0.95 |      |
| VCIN(ref) | Over Current Trip Level (Note 8)                              | VDD = 15 V                              | CIN - VSS     | 0.46 | 0.48 | 0.50 | V    |
| UVDDD     | Supply Circuit,                                               | Detection Level                         |               | 10.3 | -    | 12.5 | V    |
| UVDDR     | Under-Voltage Protection                                      | Reset Level                             |               | 10.8 | -    | 13.0 |      |
| UVBSD     |                                                               | Detection Level                         |               | 10.0 | -    | 12.0 |      |
| UVBSR     |                                                               | Reset Level                             |               | 10.5 | -    | 12.5 |      |
| tFOD      | Fault-Out Pulse Width                                         | CFOD = 22 nF (Note 9)                   |               | 1.6  | 2.4  | -    | ms   |
| VTS       | Voltage Output for LVIC Temperature<br>Sensing Unit (Note 10) | VDD(L) = 15 V, VTS – VSS = TLVIC = 25°C | 1.12          | 1.25 | 1.38 | V    |      |
| VIN(ON)   | ON Threshold Voltage                                          | Applied between HIN(X), LIN             | -             | -    | 2.6  | V    |      |
| VIN(OFF)  | OFF Threshold Voltage                                         | ]                                       |               | 0.8  | -    | -    |      |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at Tj = Ta = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. Values based on design and/or characterization.

- 7. ton and toff include the propagation delay time of the internal drive IC. tc(on) and tc(off) are the switching time of IGBT itself under the given gate driving condition internally. For the detailed information, please see and Figure 9. Short-circuit current protection is functioning only at the low-sides.
- The fault-out pulse width tFOD depends on the capacitance value of CFOD according to the following approximate equation: The fault-out pulse width –  $tFOD = 0.11 \times 10^6 \times CFOD [s]$ .
- 10. TLVIC is the temperature of LVIC itself. VTS is only for sensing temperature of LVIC and cannot shutdown IGBTs automatically.



Figure 9. Switching Evaluation Circuit and Switching Time Definition

# **RECOMMENDED OPERATING CONDITIONS (BASE ON NFAM3512L7B)**

| Symbol                  | Parameter                              | Condition                                                              | on                                               | Min  | Тур  | Max  | Unit |
|-------------------------|----------------------------------------|------------------------------------------------------------------------|--------------------------------------------------|------|------|------|------|
| VPN                     | Supply Voltage                         | Applied between P - N <sub>x</sub>                                     |                                                  | -    | 600  | 800  | V    |
| VDD                     | Control Supply Voltages                | Applied between VDD(X                                                  | (H) – VSS                                        | 13.5 | 15.0 | 16.5 |      |
| VBS                     | High-Side Bias Voltage                 | Applied between VB(X)                                                  | – VS(X)                                          | 13.0 | 15.0 | 18.5 |      |
| dVDD / dt,<br>dVBS / dt | Supply Voltage Variation               |                                                                        |                                                  |      |      | 1    | V/μs |
| Tdead                   | Blanking Time for Preventing Arm-Short | For Each Input Signal                                                  | 2.0                                              | -    | -    | μs   |      |
| fPWM                    | PWM Frequency                          | -40°C ≤ Tc ≤ 125°C, -40                                                | 0°C ≤ Tj ≤ 150°C                                 | 2.0  | _    | 20   | kHz  |
| lo                      | Allowable r.m.s Current (Note 11)      | VPN = 600 V, VDD =                                                     | fPWM = 5 kHz                                     | -    | -    | 27.5 | Arms |
|                         |                                        | Tc ≤ 125°C, Tj ≤ 150°C                                                 | VBS = 15 V, P.F = 0.8,<br>Tc ≤ 125°C, Tj ≤ 150°C |      | -    | 18.2 |      |
| PWIN(ON)                | Minimum Input Pulse Width (Note 12)    | VDD = VBS = 15 V, Wiring Inductance between NU, NV, NW and DC Link N < |                                                  | 1.0  | -    | -    | μs   |
| PWIN(OFF)               |                                        | 10 nH                                                                  | 2.0                                              | _    | -    |      |      |
| Package Mounting Torque |                                        | M3 Type Screw                                                          |                                                  | 0.6  | 0.7  | 0.9  | Nm   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

Flatness tolerance of the heatsink should be within –50 μm to +100 μm.

11. Allowable output current value is the reference data for the safe operation of this product. This may be different from the actual application

and operating conditions.

12. Product might not make response if input pulse width is less than the recommended value.

# **MECHANICAL CHARACTERISTICS**

| Item      | Recommended Condition                                                                                                                                                                                                                                       |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pitch     | 46.0 ±0.1 mm (Please refer to Package Outline Diagram)                                                                                                                                                                                                      |
| Screw     | Diameter: M3<br>Screw head types: pan head, truss head, binding head                                                                                                                                                                                        |
| Washer    | Plane washer dimensions  O.5mm  E C C C C C C C C C C C C C C C C C C                                                                                                                                                                                       |
| Heat sink | Material: Aluminum or Copper Warpage (the surface that contacts IPM): –50 to 100 μm No contamination on the heat sink surface that contacts IPM                                                                                                             |
| Torque    | Pre. tightening: 0.2~0.3 Nm on first screw Pre. tightening: 0.2~0.3 Nm on second screw Final tightening: 0.6~0.9 Nm on first screw Final tightening: 0.6~0.9 Nm on second screw  Pre - screwing: 1→2 Final screwing: 2→1  IPM  Grease  Heat-sink            |
| Grease    | Silicone grease. Thickness: 100 to 200 µm Uniformly apply silicon grease on whole IPM TOP surface. Thermal foils are only recommended after careful evaluation. Thickness, stiffness and compressibility parameters have a strong influence on performance. |

### **OPERATION SEQUENCE FOR PROTECTIONS**

#### **Short Circuit Protection**

The 1200 V SPM 31 version 2 series use external shunt resistor for the short circuit current detection, as shown in Figure 10. The LVIC has a built–in short–circuit current protection function that senses the voltage to the CIN pin. If this voltage (VCIN) exceeds the VCIN(ref) (the threshold voltage trip level of over current protection) specified in the device datasheets (VCIN(ref), typ. is 0.48 V), a fault signal is asserted and all three lower side IGBTs are turned off. Short circuit is included to over current situation.

Typically, the maximum short-circuit current magnitude is gate-voltage dependent: higher gate voltage (VDD and VBS) is resulted in a larger short-circuit current. To avoid potential problems, the maximum short-circuit trip level is set below 1.5 times the nominal rated collector current. The LVIC over current protection-timing chart is shown in Figure 11.



Figure 10. Operation of Short-Circuit Protection



### NOTE:

- 13. A1 Normal operation: IGBTs turn on and carrying current.
- 14. A2 Short circuit current detection (SC trigger).
- 15. A3 All low-side IGBT's gate are hard interrupted.
- 16. A4 All low side IGBTs turn off.
- 17. A5 Fault output timer operation start with internal delay, (Typ. 2.4 ms, CFOD = 22 nF), Fault-out duration time is controlled by CIN.
- 18. A6 Input "L": Low side IGBTs OFF state.
- 19. A7 Input "H": Low side IGBTs input ON state, but during the active period of fault output the IGBT doesn't turn ON.
- 20. A8 Low side IGBTs keeps OFF state.

Figure 11. Timing Chart of Short-Circuit Protection Function

### **Under-Voltage Lock Out Protection**

The LVIC has an Under-Voltage Lock Out protection (UVLO) function to protect the low-side IGBTs from operation with insufficient gate driving voltage. A timing chart for this protection is shown in Figure 12.



### NOTE:

- 21. B1 Control supply voltage rise: after the voltage rises UVDDR, the circuits start to operate when the next input is applied.
- 22. B2 Normal operation: IGBT ON and carrying current.
- 23. B3 Under-voltage detection (UVDDD).
- 24. B4 IGBT OFF in spite of control input is alive.
- 25. B5 Fault output signal starts.
- 26. B6 Under-voltage reset (UVDDR).
- 27. B7 Normal operation: IGBT ON and carrying current. If fault-out duration (tFOD) by external capacitor at CIN pin is longer than UVDDD timing, fault output and IGBT state are cleared after tFOD.

Figure 12. Timing Chart of Low-side Under-Voltage Protection Function

The HVIC has an under-voltage lockout function to protect the high-side IGBT from insufficient gate driving voltage. A timing chart for this protection is shown in Figure 13. A fault-out (VFO) alarm is not given for low at HVIC bias conditions.



### NOTE:

- 28. C1 Control supply voltage rises: after the voltage reaches UVBSR, the circuit starts when the next input is applied.
- 29. C2 Normal operation: IGBT ON and carrying current.
- 30. C3 Under-voltage detection (UVBSD).
- 31. C4 IGBT OFF in spite of control input is alive, but there is no fault output signal.
- 32. C5 Under-voltage reset (UVBSR).
- 33. C6 Normal operation: IGBT ON and carrying current.

Figure 13. Timing Chart of High-side Under-Voltage Protection Function

### **KEY PARAMETER DESIGN GUIDANCE**

For stable operation, there are recommended parameters for passive components and bias conditions, considering operating characteristics of the 1200 V SPM 31 version 2 series. This section focuses on the key parameter design guidance.

### **Circuit of VTS**

The Thermal Sensing Unit(VTS) analog voltage output reflects the temperature of the LVIC in 1200 V SPM 31 version 2 series products. The relationship between VTS output voltage and LVIC temperature is shown in Figure 15. It does not have any self-protection function, and, therefore, it should be used appropriately based on application requirement. It should be noted that there is a time lag from IGBT temperature to LVIC temperature. It is very difficult to respond quickly when temperature rises sharply in a transient condition such as shoot—through event. Even though VTS has some limitation, it will be definitely useful in enhancing the system reliability.

Figure 14 shows the LVIC location for VTS function of SPM 31 version 2 series and Figure 15 shows that the relationship between VTS voltage and LVIC temperature.



Figure 14. Location of VTS Function (LVIC)

Figure 15. Temperature vs. VTS

Figure 16 shows the equivalent circuit diagram of VTS inside LVIC and a typical application diagram. This output voltage is clamped to 5.2~V by an internal Zener diode, but in case the maximum input range of Analog to Digital converter of MCU is below 5.2~V. An amplifier can be used to change the range of voltage input to MCU to have better resolution of the temperature. It is recommended to add  $5.1~k\Omega$  pull–down resistance between VTS and VSS (Signal Ground) as described Figure 16 for linear output characteristics at low temperature. In case of removing pull down resistance between VTS and VSS, VTS output voltage is saturated at 0.8~V and it is normally used under operation conditions over room temperature. To make VTS more stable, a ceramic capacitance of 10~nF is recommended between VTS and VSS as well.

Relationship of VTS and TLVIC can be expressed as the following equation.

VTS, 
$$_{Min} = 0.023 \times T_{LVIC} + 0.545 \text{ (V)}$$
 (eq. 1)

VTS, 
$$_{\text{Typ}} = 0.023 \times T_{\text{LVIC}} + 0.675 \text{ (V)}$$
 (eq. 2)

VTS, 
$$_{Max} = 0.023 \times T_{LVIC} + 0.805 \text{ (V)}$$
 (eq. 3)



Figure 16. Internal Block Diagram and Interface Circuit of VTS

### **Selection of Shunt Resistor**

Figure 17 shows an example circuit of the short circuit protection using 1-shunt resistor. The line current on the N side DC-ink is detected and the protective operation signal is passed through the RC filter. If the current exceeds the short circuit reference level, all the gates of the N-side three-phase IGBTs are switched to the off state and the VFO fault signal is transmitted to MCU. Since short circuit protection is non-repetitive, IGBT operation should be immediately halted when the VFO fault signal is given.



Figure 17. Short Circuit Current Protection Circuit with One Shunt Resistor

The value of shunt resistance is calculated by the following equation.

- Maximum Current Trip Level:
  - Depends on user selection:
  - $I_{SC(max)} = 1.5 \times I_C$  (Rated current)
- SC trip reference voltage:
  - Depends on datasheet
  - VCIN(ref) = Min. 0.46 V, Typ. 0.48 V, Max. 0.50 V
- Shunt resistance:
  - $I_{SC(max)} = VCIN(Ref.)_{Max.} / R_{SHUNT(Min.)} \rightarrow R_{SHUNT(Min.)} = V_{SC(Max.)} / I_{SC(Max.)}$
- If the deviation of the shunt resistor should be limited below  $\pm 5\%$ ,
  - $R_{SHUNT(typ)} = VCIN(Ref.) Typ. / I_{SC(max)}$
  - $-R_{SHUNT(Min.)} = R_{SHUNT(Typ.)} \times 0.95,$
  - $R_{SHUNT(Max.)} = R_{SHUNT(Typ.)} \times 1.05$
- Actual short circuit trip current level becomes:
  - $I_{SC(Typ.)} = VCIN(Ref)_{Typ.} / R_{SHUNT(Typ.)}$
  - $-I_{SC(Min.)} = V_{SC(Min.)} / R_{SHUNT(Max.)}$
- Inverter output power:

– P<sub>OUT</sub> = 
$$\sqrt{3}$$
 × VO,LL x I<sub>O(RMS)</sub> × PF

where:

- VO,LL = 
$$\frac{\sqrt{3}}{\sqrt{2}} \times \text{MI} \times \frac{\text{V}_{DC}}{2}$$

- I<sub>O(RMS)</sub> = Maximum load current of inverter
- M.I = Modulation Index
- VDC = DC link voltage
- PF = Power Factor

- Average DC Current
  - $I_{DC\_AVG} = (P_{out} \times Eff) / V_{DC\_Link}$

Where:

- Eff = Inverter Efficiency
- The power rating of shunt resistor is calculated by the following equation
  - $P_{SHUNT} = (I_{RMS}^2 \times R_{SHUNT} \times Margin) / De-rating Ratio$

Where:

- $R_{SHUNT}$  is shunt resistance typical value at Tc = 25°C
- De-rating ratio is ratio of shunt resistor at  $T_{SHUNT} = 100^{\circ}$ C (From datasheet of shunt resistor)
- Margin is safety margin (Determine by user)
- Shunt resistor calculation examples:
  - ♦ Calculation conditions:
  - DUT: NFAM3512L7B
  - Tolerance of shunt resistor: ±5 %
  - SC Trip Reference Voltage, VCIN(ref):
  - VCIN(ref)  $_{Min.} = 0.46 \text{ V}$ , VCIN(ref)  $_{Tvp.} = 0.48 \text{ V}$ , VCIN(ref)  $_{Max.} = 0.50 \text{ V}$
  - Maximum Load Current of Inverter (I<sub>RMS</sub>): 25 A<sub>rms</sub>
  - Maximum Peak Load Current of Inverter (IC(max)): 52.5 A
  - Modulation Index(MI): 0.9
  - DC Link Voltage(VDC Link): 600 V
  - Power Factor (PF): 0.8
  - Inverter Efficiency(Eff): 0.95
  - Shunt Resistor Value at Tc = 25°C (R<sub>SHUNT</sub>): 9.1 m $\Omega$
  - De-rating Ration of Shunt Resistor at T<sub>SHUNT</sub> = 100°C: 70 % (refer to Figure 18)
  - Safety Margin: 20 %
  - ♦ Calculation results:
  - $I_{SC(Max.)}$ : 1.5 ×  $I_{C(Max.)}$  = 1.5 x 35 A = 52.5 A
  - $R_{SHUNT(Typ.)}$ : VCIN(ref)  $T_{Typ.}$  /  $I_{SC(Max.)}$  = 0.48 V / 52.5 A = 9.1 m $\Omega$
  - $R_{SHUNT(Max.)}$ :  $R_{SHUNT(Typ.)} \times 1.05 = 9.1 \text{ m}\Omega \times 1.05 = 9.6 \text{ m}\Omega$
  - $R_{SHUNT(Min.)}$ :  $R_{SHUNT(Typ.)} \times 0.95 = 9.1 \text{ m}\Omega \times 0.95 = 8.7 \text{ m}\Omega$
  - $I_{SC(Min.)}$ :  $VCIN(ref)_{Min.} / R_{SHUNT(Max.)} = 0.46 \text{ V} / 9.6 \text{ m}\Omega = 47.9 \text{ A}$
  - $I_{SC(Max.)}$ : VCIN(ref)  $Max. / R_{SHUNT(Min.)} = 0.5 \text{ V} / 8.7 \text{ m}\Omega = 57.5 \text{ A}$

- 
$$P_{OUT} = \sqrt{3} \times \left(\frac{\sqrt{3}}{\sqrt{2}} \times MI \times \frac{V_{DC}}{2}\right) \times I_{O(RMS)} \times PF = \frac{3}{\sqrt{2}} \times 0.9 \times (600 / 2) \times 25 \times 0.8 = 11,455 \text{ W}$$

- $-I_{DC\ AVG} = (P_{OUT} \times Eff) / V_{DC\ Link} = 18.14 A$
- $P_{SHUNT} = (I_{DC}^2_{AVG} \times R_{SHUNT} \times Margin) / De$ -rating Ratio =  $((18.14)^2 \times 0.0091 \times 1.2) / 0.7 = 5.1 \text{ W}$  (therefore, the proper power rating of shunt resistor is over 5.1 W).

When over-current events are detected, the 1200 V SPM 31 version 2 series shuts down all low-side IGBTs and sends out the fault-out (VFO) signal. FAULT output timer operation starts with internal delay (typ. 2.4 ms, CFOD = 22 nF), Fault-out duration time is controlled by CFOD.

To prevent malfunction, it is recommended that an RC filter is inserted between Nx and CIN pin. To shut down IGBTs within 3 µs when over-current situation occurs, a time constant of 1.5~2 µs is recommended.

Table 3 shows the shunt resistance by typical current level of short-circuit protection for each product.

Table 3. OVER-CURRENT (OC) PROTECTION TRIP LEVEL

| Device      | R <sub>SHUNT</sub> | Over Current Trip Level | Remark        |
|-------------|--------------------|-------------------------|---------------|
| NFAM1512L7B | 21.3 m $\Omega$    | 22.5 A                  | Typical value |
| NFAM2512L7B | 12.8 m $\Omega$    | 37.5 A                  |               |
| NFAM3512L7B | 9.1 m $\Omega$     | 52.5 A                  |               |
| NFAM4012L7B | 8.0 mΩ             | 60.0 A                  |               |



Figure 18. De-rating Curve Example of Shunt Resistor (from RARA Elec.)

### **Time Constant of Internal Delay**

An RC filter prevents unexpected malfunction by related noise such as current protection and short circuit current protection (OCP, SCP) situation. The RC time constant is determined by the applied noise time and the Short–Circuit Withstanding Time (SCWT) of SPM 31 version 2 series. When the voltage of  $R_{shunt}$  exceeds the VCIN(ref) level, It is applied to the CIN pin via the RC filter. The RC filter delay is the time required for the CIN voltage to rise to the referenced over current protection level. The LVIC has an internal filter time (logic filter time for noise elimination: around  $0.85~\mu s$ ). User should consider this filter time when they design the RC filter between shunt resistor and CIN pin. Figure 19 shows timing diagram of over current protection and short circuit protection. Measured time is shown Table 4. User should be considering each time sections for distribution under protection situation.



Figure 19. Timing Diagram of Over and Short Circuit Protection

Table 4. TIME TABLE OF O.C AND S.C PROTECTION; VCIN(ref) TO LOW SIDE GATE, COLLECTOR CURRENT AND VFO

|                                           |         | Over Current (2 x Rated Current) |      |      |                             |      |                                 | Short Circuit |      |                             |      |                      |      |
|-------------------------------------------|---------|----------------------------------|------|------|-----------------------------|------|---------------------------------|---------------|------|-----------------------------|------|----------------------|------|
| Ref. Condition<br>VPN = 600 V, VDD = 15 V |         | <b>t1 (μs)</b><br>(Note 34)      |      | ,    | <b>t2 (μs)</b><br>(Note 35) |      | t3 (μs) t1 (<br>(Note 36) (Note |               | . ,  | <b>t2 (μs)</b><br>(Note 35) |      | <b>t3 (</b><br>(Note |      |
| Device                                    | Tj (°C) | Тур.                             | Max. | Тур. | Max.                        | Тур. | Max.                            | Тур.          | Max. | Тур.                        | Max. | Тур.                 | Max. |
| NFAM1512L7B                               | 25      | 1.05                             | 1.30 | 1.25 | 1.55                        | 4.00 | 5.00                            | 1.05          | 1.30 | 1.15                        | 1.45 | 4.00                 | 5.00 |
|                                           | 150     | 1.00                             | 1.25 | 1.30 | 1.60                        | 3.20 | 4.20                            | 1.00          | 1.25 | 1.20                        | 1.50 | 3.20                 | 4.20 |
| NFAM2512L7B                               | 25      | 1.05                             | 1.30 | 1.30 | 1.60                        | 4.00 | 5.00                            | 1.05          | 1.30 | 1.20                        | 1.50 | 4.00                 | 5.00 |
|                                           | 150     | 1.00                             | 1.25 | 1.35 | 1.65                        | 3.20 | 4.20                            | 1.00          | 1.25 | 1.25                        | 1.55 | 3.20                 | 4.20 |
| NFAM3512L7B                               | 25      | 1.05                             | 1.30 | 1.35 | 1.65                        | 4.00 | 5.00                            | 1.05          | 1.30 | 1.25                        | 1.55 | 4.00                 | 5.00 |
|                                           | 150     | 1.00                             | 1.25 | 1.40 | 1.75                        | 3.20 | 4.20                            | 1.00          | 1.25 | 1.30                        | 1.65 | 3.20                 | 4.20 |

To guarantee safe short–circuit protection under all operating conditions, VCIN should be detected within 1.0  $\mu$ s after short circuit occurs. (Recommendation: SCWT < 3.0  $\mu$ s, Conditions: VDC = 800 V, VDD = 16.5 V, Tj = 150°C).

It is recommended that delay time should be minimized from short-circuit to CIN triggering

- 34. t1: from CIN detection to gate driver LO shut down
- 35. t2: from CIN detection to collector current 10 %
- 36. t3: from CIN detection to fault out signal activation

### **Fault Output Circuit**

VFO pin is the fault output alarm pin to give a fault state condition in SPM31 version 2 products. And an active low output is given on this pin for a fault state condition. The alarm conditions are Over–Current Protection (OCP), or low–side bias Under–Voltage Lock Out (UVLO) operation. The VFO output is open drain configured and VFO signal line should be pulled up to control power supply with 10 k $\Omega$  resistance as shown in Figure 20. The RC coupling shown dotted in Figure 20 can be changed depending on the application and the wiring impedance.



Figure 20. Propose Circuit for Fault Output Function



Figure 21. Voltage-Current Characteristics of VFO Terminal

# Circuit of Input Signal (HINx, LINx)

Figure 22 shows recommended I/O interface circuit between the MCU and SPM 31 version 2. Because SPM 31 version 2 input logic is active HIGH and there are built–in pull–down resistors, external pull–down resistors are not needed.

Since the fault output is open drain and its rating is VDD + 0.3 V, 15 V supply interface is possible.

However, it is recommended that the fault output is configured with the 5 V logic supplies, which is the same as the input signals. It is also recommended that the decoupling capacitors is placed at both the MCU and Motion SPM 31 version 2 ends of the VFO signal line, as close as possible to each device. The RC coupling at each input (parts shown dotted in Figure 22) can be changed depending on the PWM control scheme used in the application and the wiring impedance of the PCB layout.

The input signal section of the SPM 31 version 2 series integrates a 5 k $\Omega$  (typical) pull-down resistor. Therefore, when using an external filtering resistor between the MCU output and the Motion SPM 31 version 2 input, attention should be given to the signal voltage drop at the Motion SPM 31 version 2 input terminals to satisfy the turn-on threshold voltage requirement. For instance,  $R = 100 \Omega$  and C = 1 nF for the parts shown dotted in Figure 22.



Figure 22. Recommended MCU I/O Interface Circuit

### **Bootstrap Circuit Design**

Operation of Bootstrap Circuit

The VBS voltage, which is the voltage difference between VB(U,V,W) and VS(U,V,W), provides the supply to the HVIC within the 1200 V SPM 31 version 2 series. This supply must be in the range of 13.0 V $\sim$ 18.5 V to ensure that the HVIC can fully drive the high–side IGBT. The SPM 31 version 2 series includes an under–voltage lock out protection function for the VBS to ensure that the HVIC does not drive the high–side IGBT, if the VBS voltage drops below a specified voltage. This function prevents the IGBT from operating in a high dissipation mode. There are a number of ways in which the VBS floating supply can be generated. One of them is the bootstrap method described here (refer to Figure 23). This method has the advantage of being simples and inexpensive. However, the duty cycle and on–time are limited by the requirement to refresh the charge in the bootstrap capacitor. The bootstrap to ground (either through the low–side or the load), the bootstrap capacitor ( $C_{\rm BOOT}$ ) is charged through the bootstrap diode ( $D_{\rm BOOT}$ ) and the resistor ( $R_{\rm BOOT}$ ) from the VDD supply.



Figure 23. Current Path of Bootstrap Circuit

Selection of Bootstrap Capacitor Considering Initial Charging

Adequate on–time duration of the low–side IGBT to fully charge the bootstrap capacitor is required for initial bootstrap charging. The initial charging time ( $t_{charge}$ ) can be calculated by:

$$t_{\text{charge}} = C_{\text{BOOT}} \times R_{\text{BOOT}} \times \frac{1}{\delta} \times \text{In} \frac{\text{VDD}}{\text{VDD} - \text{VBS(Min)} - \text{VF} - \text{VLS}}$$
 (eq. 4)

Where:

VF = Forward voltage drop across the bootstrap diode;

VBS(Min.) = The minimum value of the bootstrap capacitor;

VLS = Voltage drop across the low-side IGBT or load; and

" $\delta$ " = Duty ratio of PWM.

Charging bootstrap capacitor is initially required before normal operation of PWM starts for the SPM 31 version 2 series. When the bootstrap capacitor is charged initially; VDD drop voltage is generated based on initial charging method, VDD line SMPS output current, VDD source capacitance, and bootstrap capacitance. If VDD drop voltage reaches UVDDD level, the low side is shut down and a fault signal is activated.

To avoid this malfunction, related parameter and initial charging method should be considered. To reduce VDD voltage drop at initial charging, a large VDD source capacitor and selection of optimized low–side turn–on method are recommended.

Figure 24 shows an example of initial bootstrap charging sequence. Once VDD establishes, VBS needs to be charged by turning on the low-side IGBTs. PWM signals are typically generated by an interrupt triggered by a timer with a fixed interval, based on the switching carrier frequency.

Therefore, it is desired to maintain this structure without creating complementary high-side PWM signals. The capacitance of VDD should be sufficient to supply necessary charge to VBS capacitance in all three phases. If a normal PWM operation starts before VBS reaches UVLO reset level, the high-side IGBTs cannot switch without creating a fault signal. It may lead to a failure of motor start in some applications. If three phases are charged synchronously, initial charging current through a single shunt resistor may exceed the over-current protection level.

Therefore, initial charging time for bootstrap capacitors need to be separated, as shown in Figure 25 if amount of initial current during short time should be minimized. The effect of the bootstrap capacitance factor and charging method (low-side IGBT driving method) is shown in Figure 24.



Figure 24. Timing Chart of Initial Bootstrap Charging



Figure 25. Recommended Initial Bootstrap Capacitors Charging Sequence



Figure 26. Initial Charging According to Bootstrap Capacitance and Charging Method (Ref. Condition: VDD = 15 V / 300 mA, VDD Capacitor = 220  $\mu$ F, C<sub>BOOT</sub> = 100  $\mu$ F, R<sub>BOOT</sub> = 20  $\Omega$ )

Selection of Bootstrap Capacitor Considering Operating

The bootstrap capacitance can be calculated by:

$$C_{BOOT} = \frac{I_{Leak} \times \Delta t}{\Delta VBS}$$
 (eq. 5)

Where:

 $\Delta t$ : Maximum on pulse width of high-side IGBT;

 $\Delta VBS$ : The allowable discharge voltage of the  $C_{BOOT}$  (voltage ripple); and

I<sub>Leak</sub>: Maximum discharge current of the C<sub>BOOT</sub>.

Mainly via the following mechanisms:

- Gate charge for turning the high-side IGBT on.
- Quiescent current to the high-side circuit in HVIC.
- Level-shift charge required by level-shifters in HVIC.

- Leakage current in the bootstrap circuit.
- C<sub>BOOT</sub> capacitor leakage current (ignored for non-electrolytic capacitors).
- Bootstrap diode reverse recovery charge.

Practically, 3.5 mA of  $I_{Leak}$  is recommended for the 1200 V SPM 31 version 2 series. By considering dispersion and reliability, the capacitance is generally selected to be 2~3 times of the calculated one. The  $C_{BOOT}$  is only charged when the high-side IGBT is off and the VS(x) voltage is pulled down to ground.

The on–time of the low–side IGBT must be sufficient to ensure that the charge drawn from the C<sub>BOOT</sub> capacitor to be fully replenished. This creates an inherent minimum on–time of the low–side IGBT (or off–time of the high–side IGBT).



Figure 27. Capacitance of Bootstrap Capacitor on Variation of Switching Frequency

Based on switching frequency and recommended  $\Delta VBS$ .

I<sub>Leak</sub>: circuit current = 3.5 mA (recommended value)

 $\Delta VBS$ : discharged voltage = 0.1 V (recommended value)

 $\Delta t$ : maximum on pulse width of high-side IGBT = 0.2 ms (depends on application)

### NOTE:

37. The capacitance can be changed according to the switching frequency, capacitor type, and VBS voltage. The above result is a calculation example. So, This value can be changed according to the control method and lifetime of the component.

### Built-in Bootstrap Circuit

When the low-side IGBT or diode conducts, the bootstrap diode ( $D_{BOOT}$ ) supports the entire bus voltage. Hence, a diode with withstand voltage of more than 1200 V is recommended. It is important that this diode has a fast recovery (recovery time < 100 ns) characteristic to minimize the amount of charge fed back from the bootstrap capacitor into the VDD supply. The bootstrap resistor ( $R_{BOOT}$ ) is to slow down the dVBS/dt and limit initial charging current ( $I_{charge}$ ) of bootstrap capacitor.

Normally, a bootstrap circuit consists of bootstrap diode ( $D_{BOOT}$ ), bootstrap resistor ( $R_{BOOT}$ ), and bootstrap capacitor ( $C_{BOOT}$ ). As shown in Figure 28, the built–in bootstrap circuit of SPM 31 version 2 product has special VF characteristics with bootstrap resistor. Therefore, only external bootstrap capacitors are needed to make bootstrap circuit.

The characteristics of the built-in bootstrap diode in the SPM 31 version 2 products are:

Fast recovery diode: more than 1200 V / 2 A

Resistive characteristic: equivalent resistor of approximately 15.5  $\Omega$ 

Table 5 shows the specification of bootstrap circuit. Figure 28 shows forward voltage drop of the bootstrap diode.

Table 5. SPECIFICATION FOR INTEGRATED BOOTSTRAP CIRCUIT

| Symbol | Parameter Condition          |                       | Min  | Тур  | Max  | Unit |
|--------|------------------------------|-----------------------|------|------|------|------|
| VF     | Forward Voltage              | If = 0.1 A, Tj = 25°C | 2.1  | 2.5  | 2.9  | V    |
| RBOOT  | Built-in Limiting Resistance |                       | 12.5 | 15.5 | 18.5 | Ω    |



Figure 28. V-I Characteristics of Bootstrap Circuit in SPM 31 Version 2 Series Products

### PRINT CIRCUIT BOARD (PCB) DESIGN

### **General Application Circuit Example**

Figure 29 shows a general application circuitry of interface schematic with control signals connected directly to MCU. Figure 30 shows guidance of PCB layout for the 1200 V SPM 31 version 2 series.



To avoid malfunction, the wiring of each input should be as short as possible (less than 2–3 cm). Each capacitor should be mounted as close to the pins of the product as possible. VFO output is open–drain type. This signal line should be pulled up to the positive side of the MCU or control power supply with a resistor that makes IFO up to 1 mA. Please refer to Figure 22.

#### NOTE:

- 38. Input signal is active–HIGH type. There is a 5 k $\Omega$  resistor inside the IC to pull–down each input signal line to GND. RC coupling circuits should be adopted for the prevention of input signal oscillation. RC time constant should be selected in the range 50~150 ns. (Recommended R = 100  $\Omega$ , C = 1nF)
- 39. Each wiring pattern inductance should be minimized (Recommend less than 10 nH). Use the shunt resistor of surface mounted (SMD) type to reduce wiring inductance. To prevent malfunction, wiring should be connected to the terminal of the shunt resistor as close as possible.
- 40. In the short–circuit protection circuit, please select the RC time constant in the range 1.5~2.0 μs. Do enough evaluation on the real system because short–circuit protection time may vary wiring pattern layout and value of the RC time constant.
- 41. To prevent surge destruction, the wiring between the snubber capacitor and the P & GND pins should be as short as possible. The use of a high-frequency non-inductive capacitor of around 0.1~0.22 μF between the P & GND pins is recommended.
- 42. The zener diode or transient voltage suppressor should be adopted for the protection of ICs from the surge destruction between each pair of control supply terminals (Recommended zener diode is 22 V / 1 W, which has the lower zener impedance characteristic than about 15 Ω).
- 43. VDD electrolytic capacitor is recommended around 7 times larger than VBS electrolytic bootstrap capacitor.
- 44. Please choose the VBS electrolytic bootstrap capacitor with good temperature characteristic.
- 45. 0.1~0.2 μF R-category ceramic capacitors with good temperature and frequency characteristics is recommended.
- 46. Fault out pulse width can be adjusted by capacitor connected to the CFOD terminal.
- 47. To prevent protection function errors, CIN capacitor should be placed as close to CIN and VSS pins as possible.

Figure 29. General Application Circuitry for 1200 V Motion SPM 31 Version 2

### **PCB Layout Guidance**



Figure 30. Print Circuit Board (PCB) Layout Guidance for SPM 31 Version 2 Series

### **REVISION HISTORY**

| Revision | Description of Changes                                 | Date       |
|----------|--------------------------------------------------------|------------|
| 0        | Initial document version release.                      | 12/06/2023 |
| OX       | p27 (#42, #44 components direction in Figure 29)       | 12/07/2023 |
| OXX      | p15 (Fig. 13 name corrected), p16 (Eq. 2, 3 corrected) | 11/14/2023 |
| OXXX     | change / to "x" Formula on page 17                     | 6/27/2025  |

SPM is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

Technical Library: www.onsemi.com/design/resources/technical-documentation

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales