Key Steps to Design A Compact, High-Efficiency PFC Stage Using NCP1623A

AND90156/D

Description
This paper describes the key steps to rapidly design a CrM/DCM PFC stage driven by the NCP1623. The process is illustrated in a practical 100–W, universal mains application:

- Maximum Output Power: 100 W
- Rms Line Voltage Range: from 90 V to 264 V
- Regulation output voltage:
  - 250 V in low line (115–V mains)
  - 390 V in high line (230–V mains)

Introduction
There’re several options of the NCP1623. This application note focuses on the A version (NCP1623A) which mainly differs from the other versions in the follower boost capability.

Housed in either SOIC–8 or TSOP–6 packages, the NCP1623A is an extremely compact PFC controller designed to optimize the efficiency of your PFC stage throughout the load range. It also incorporates protection features for a rugged operation. More generally, NCP1623A is ideal in systems where cost–effectiveness, reliability, high power–factor and efficiency ratios are key requirements:

- **Valley Synchronized Frequency Fold–back:**
  NCP1623A classically operates in Critical conduction Mode (CrM) until the power drops below a threshold level. At that moment, the PFC stage enters the Discontinuous Conduction Mode (DCM) with a dead–time which prolongs as the load further decays (frequency foldback). This novel technique also provides stable valley turn–on for a maximized efficiency. In addition, the minimum frequency clamp (33 kHz typically) prevents audible frequencies and the on–time is modulated to ensure near–unity power factor in both CrM and DCM operations.

- **Compactness:**
  NCP1623A features the CS/ZCD multifunctional pin based on a novel technique which provides the input signals for an enhanced control and a large number of protections in a small TSOP6 (or SOIC8) package with few external components. In addition, the NCP1623A forces a lower output regulation level in low–line conditions to maximize the PFC stage efficiency and reduce its size. This 2–level Follower Boost technique best fits for applications where the downstream converter (like a flyback power supply) can withstand input voltage variations in a cost–effective and efficient manner.

- **Low VCC startup threshold:**
  NCP1623A is designed to start up when its VCC voltage exceeds 10.5 V typically, making it ideal in applications where the controller is fed by an external power source (from an auxiliary power supply or from a downstream converter). Its maximum start–up level (11.25 V) is set low enough to be powered from traditional 12–V rails. After start–up, the high VCC maximum rating allows a large operating range from 9.5 V up to 30 V, thus easing the circuit feeding.

- **Fast Line / Load Transient Compensation:**
  Since the regulation loop bandwidth of PFC stages must be low, abrupt changes in the load or input voltage (e.g. at start–up) may cause excessive over– or under–voltages. The over–voltage protection interrupts the power delivery when the output voltage is excessive. The circuit dramatically speeds up the regulation loop when the output voltage goes below the low detect threshold (dynamic response enhancer – DRE). This function is enabled only after the PFC stage has started up to allow normal soft–start operation to occur.

- **Safety Protections:**
  The system permanently monitors the input and output voltages, the MOSFET current and the die temperature to protect the system from possible over–stress making the PFC stage extremely robust and reliable. In addition to the OVP protection, the following methods of protection are provided:

  - **Maximum Current Limit:** The circuit senses the MOSFET current and turns it off if the sensed current exceeds the set current limit. In addition, the circuit enters a low duty–cycle operation mode when the current reaches 150% of the current limit as a result of an inductor saturation or a short of the bypass diode.

  - **Under–Voltage Protection:** This circuit turns off when the feedback pin voltage (VFB) drops below 300 mV and remains off until VFB exceeds 550 mV. When the follower boost is enabled at low–line, FB pin sources 25 uA current (IFB(LL)) to regulate lower output voltage and UVP hysteresis thresholds are increased to 1.2/1.3 V. This feature protects the PFC stage if the ac line is too low at startup or if there is a failure in the feedback network (e.g., accidental short–to–ground failure of the feedback pin).
♦ **Redundant over-voltage protection (OVP2):** CS/ZCD multi-functional pin is used to detect excessive output voltage levels and prevent a destructive output voltage runaway if the feedback network happens to be wrong (incorrect resistors value, aging effects...)

♦ **Thermal Shutdown:** An internal thermal circuitry disables the gate drive when the junction temperature exceeds 150°C (typically). The circuit resumes operation once the temperature drops below approximately 100°C (50°C hysteresis).

♦ **Eased Manufacturing and Safety Testing:** Elements of the PFC stage can be accidently shorted, badly soldered or damaged as a result of manufacturing or handling incidents, excessive operating stress or other troubles. In particular, adjacent pins of controllers can be shorted, grounded or badly connected. It is often required that such open/short situations do not cause fire, smoke nor loud noise. The NCP1623A integrates enhanced functions that help address the requirement, for instance, in case of an improper pin connection (including GND) or of a short of the boost or bypass diode.

Compared to the TSOP−6 version, the SOIC−8 option further features the sleep mode controlled by the DIS pin. A high level or open circuit on this pin disables the controller and reduces ICC bias current to less than 20 μA typically. This function helps meet the most severe standby power requirements.

Figure 1. System Board Schematic
STEP 1: DEFINE KEY SPECIFICATIONS

- **Line frequency, \( f_{line} \):**
  50 Hz / 60 Hz applications are targeted. Practically, they are often specified in a range of 47 – 63 Hz. For calculations such as hold–up time, one has to factor in the lowest value specified.

- **The lowest line voltage, \((V_{line,rms})_{LL}\):**
  This is the minimum rms input voltage for which the PFC stage must operate. Such a level is usually 10 – 12% below the minimum typical voltage which could be 100 V in many countries. We will take: \((V_{line,rms})_{LL} = 90 V\).

- **The highest line voltage, \((V_{line,rms})_{HL}\):**
  This is the maximum input rms voltage. It is usually 10% above the maximum typical voltage (240 V in many countries). We select: \((V_{line,rms})_{HL} = 264 V\).

- **Nominal voltage, \(V_{out,nom}\):**
  This is the high–line regulation level. \(V_{out,nom}\) must be higher than \(\sqrt{2} \cdot (V_{line,rms})_{HL}\). 390 V is our target value.

- **Output voltage at low line, \(V_{out,LL}\):**
  The NCP1623A follower boost function provides the capability to select a lower regulation level at low line for a size and efficiency optimization of the PFC stage. It is generally set just above the high–line detection threshold. 250 V is our target value.

- **Peak-to-peak output voltage ripple, \(\delta V_{out,pp}\):**
  This parameter is often specified in percentage of output voltage. It must be selected equal or lower than 6% \(V_{FB}\) peak–to–peak ripple to avoid triggering the Dynamic Response Enhancer (DRE) in normal operation.

- **Hold–up time, \(t_{HOLD,LP}\):**
  This parameter specifies the amount of time the output will remain valid during line drop–out. One line cycle is typically specified. This requirement requires knowing the minimum voltage on the PFC stage output necessary for the proper operation in your application \((V_{out,min})\). We have assumed \((V_{out,min} = 180 V)\) is high enough to provide the downstream converter with a sufficient input voltage.

- **Output power, \(P_{out}\):**
  This is the power consumed by the PFC load.

- **Maximum output power, \(P_{out,max}\):**
  This is the maximum output power level, that is, 150 W in our application.

- **Maximum input power, \((P_{in,avg})_{max}\):**
  This is the maximum power that can be absorbed from the mains in normal operation. This level is obtained at full load, low line. Assuming an efficiency of 95% in these conditions, we will use:

\[
(P_{in,avg})_{max} = \frac{100}{95\%} = 105 W \quad \text{(eq. 1)}
\]

STEP 2: POWER STAGE DESIGN

In heavy load conditions, the NCP1623A operates in Critical conduction Mode (CrM). Hence, the inductor, the bulk capacitor and the power silicon devices are dimensioned as usually done with any other CrM PFC. This chapter does not detail this process, but simply highlights key points.

**PFC Inductor**

The on–time of the circuit is internally limited. The power the PFC stage can deliver, depends on the inductor since \(L\) will determine the current rise for a given on–time. More specifically, the following equation gives the power capability of the PFC stage:

\[
(P_{in,avg})_{max} = \frac{(V_{line,rms})_{LL}^2}{2L} \cdot T_{on,max} \quad \text{(eq. 2)}
\]

The smaller the inductor, the higher the PFC stage power capability. Hence, \(L\) must be low enough so that the full power can be provided at the lowest line level:

\[
L \leq \frac{(V_{line,rms})_{LL}^2}{2 \cdot (P_{in,avg})_{max} \cdot T_{on,max}} \quad \text{(eq. 3)}
\]

Like in traditional CrM applications, the following equations give the other parameters of importance:

- Maximum peak current:

\[
(I_{L,pp})_{max} = 2 \cdot \frac{(P_{in,avg})_{max}}{(V_{line,rms})_{LL}} \quad \text{(eq. 4)}
\]

- Maximum rms current:

\[
(I_{L,rms})_{max} = \frac{(I_{L,pp})_{max}}{\sqrt{2}} \quad \text{(eq. 5)}
\]

In our application, the inductor must then meet the following requirements:

\[
L \leq \frac{90^2}{2 \cdot 105} \cdot 10.8 \mu H = 417 \mu H
\]

\[
(I_{L,pp})_{max} = 2 \cdot \frac{105}{90} = 3.3 A
\]

\[
(I_{L,rms})_{max} = \frac{3.3}{\sqrt{2}} = 1.35 A \quad \text{(eq. 6)}
\]

The minimum value for \(T_{on,max}\) (the typical value being 12.5 \(\mu\)s) is 10.8 \(\mu\)s which is used in equation 6 since this is the worst case when calculating \(L\). It is recommended to select an inductor value that is at least 25% less than that returned by equation 6 for a healthy margin. A 200–\(\mu\)H inductor is selected for system compactness. It consists of a 10:1 auxiliary winding for zero current detection. One can note that the switching frequency in CrM operation depends on the inductor value:

\[
f_{sw} = \frac{V_{line}(t)^2 \cdot (V_{out} - V_{line}(t))}{4 \cdot V_{out} \cdot V_{out} \cdot L} \quad \text{(eq. 7)}
\]
For instance, at low line, full load (top of the sinusoid), the switching frequency is:
\[
\frac{(\sqrt{2} \cdot 90)^2}{4 \cdot 105 \cdot 250 \cdot 200 \cdot 10^{-6}} = 95 \text{kHz} \quad (\text{eq. 8})
\]

Above calculation takes into account that the low–line regulation voltage is 250 V.

In the real design, PFC output power is not ideally delivered at input voltage zero cross so that the actual turn–on time is increased to regulate the desired load. As the turn–on time is lengthened, the inductor peak and rms current are higher and the switching frequency is lowered compared to the calculation results in equation 4, equation 5 and equation 7. Therefore, it is recommended to add at least 20% margin in the equations.

**Power Devices**

Generally, the diode bridge and the power switch are placed on the same heat–sink. As a rule of the thumb, one can estimate that the heat–sink will have to dissipate around:

- 4% of the output power in wide mains applications (95% being generally the targeted minimum efficiency)
- 2% of the output power in single mains applications.

In our wide–mains application, about 4 W are then to be dissipated.

Among the sources of losses that contribute to this heating, one can list:

- The diodes bridge conduction losses that can be estimated by the following equation:
  \[
  P_{\text{bridge}} \text{max} = 2 \cdot \frac{2 \cdot \sqrt{2} \cdot P_{\text{out,max}}}{\pi \cdot \frac{V_{\text{line,rms,LL}}}{V_{\text{line,rms,LL}}}} \cdot \frac{1.8 \cdot V_f \cdot P_{\text{out,max}}}{(V_{\text{line,rms,LL}} \cdot \eta)^2} \quad (\text{eq. 9})
  \]

  where \( V_f \) is the forward voltage of the bridge diodes.

- The MOSFET conduction losses are given by:
  \[
  P_{\text{on}} \text{max} = \frac{4}{3} \cdot R_{DS(on)} \cdot \left( \frac{P_{\text{out,max}}}{\eta \cdot (V_{\text{line,rms,LL}})} \right)^2 \cdot \left( 1 - \frac{8 \cdot \sqrt{2} \cdot (V_{\text{line,rms,LL}})}{3 \pi \cdot V_{\text{out,LL}}} \right) \quad (\text{eq. 10})
  \]

  In our application, we have:

- \( P_{\text{bridge}} \) = 2.1 W, assuming that \( V_f \) is 1 V.
- \( P_{\text{on}} \text{max} \) = 1.03 \cdot R_{DS(on)} W. Assuming that \( R_{DS(on)} \) doubles at high temperature, the maximum conduction losses are about 2.6 \cdot R_{DS(on)} W.

  Switching losses cannot be easily computed. We will not attempt to predict them. Instead, as a rule of the thumb, we will assume a loss budget equal to that of the MOSFET conduction ones. Experimental tests will check that they are not under–estimated.

  The boost diode is the source of the following conduction losses: \( I_{\text{OUT}} \cdot V_f \), where \( I_{\text{OUT}} \) is the load current and \( V_f \) the diode forward voltage. The maximum output current being 0.4 A at low line (when the regulation level is set to 250 V), the diode conduction loss is in the range of 0.4 W (assuming \( V_f = 1 \) V). \( P_{\text{DIODE}} \) = 0.4 W.

**PFC Output Bulk Capacitor**

There generally are three main criteria / constraints when defining the bulk capacitor:

- Peak–to–peak output voltage ripple:
  \[
  \Delta V_{\text{out}} \text{pk–pk} = \frac{P_{\text{out,max}}}{C_{\text{BULK}} \cdot \omega \cdot V_{\text{out,LL}}} \quad (\text{eq. 11})
  \]

  where \( \omega = 2 \pi \cdot f_{\text{line}} \) is the line frequency. The peak–to–peak FB pin voltage ripple, \( \Delta V_{FB} \text{pk–pk} \), is generally kept lower than ±3% (6% peak–to–peak) from FB reference voltage (\( V_{REF} = 2.5 \) V), not to trig the OVP and DRE functions with a good margin in nominal operation. Feedback resistor divider ratio is given by:

  \[
  \frac{R_{FB2}}{R_{FB1} + R_{FB2}} = \frac{V_{REF}}{V_{\text{out,nom}}} \quad (\text{eq. 12})
  \]

  So, peak–to–peak FB voltage is:

  \[
  \Delta V_{FB} \text{pk–pk} = \frac{\Delta V_{\text{out}} \text{pk–pk}}{R_{FB2}} R_{FB1} + R_{FB2} = \frac{\Delta V_{\text{out}} \text{pk–pk}}{V_{\text{out,nom}}} \quad (\text{eq. 13})
  \]

  Therefore, minimum \( C_{\text{BULK}} \) to limit the \( V_{FB} \) ripple in 6% at 47 Hz line frequency is:

  \[
  C_{\text{BULK}} \geq \frac{P_{\text{out,max}}}{100 \% \cdot V_{\text{out,nom}} \cdot \omega \cdot V_{\text{out,LL}}} = \frac{100}{6\% \cdot 390 \cdot 2\pi \cdot 47 \cdot 250} \approx 50 \mu F \quad (\text{eq. 14})
  \]

- Hold–up time specification:

  \[
  C_{\text{BULK}} \geq \frac{2 \cdot P_{\text{out,max}} \cdot t_{\text{hold–up}}}{V_{\text{out,LL}}^2 - V_{\text{out,min}}^2} = \frac{2 \cdot 100 \cdot 10 m}{250^2 - 180^2} = 66 \mu F \quad (\text{eq. 15})
  \]

  where hold–up time is 10 ms

- Rms capacitor current:

  The rms current depends on the load characteristic. Assuming a resistive load, we can derive the following approximate expression of its magnitude:

  \[
  I_{\text{rms}} \text{max} = \sqrt{\frac{32 \cdot \sqrt{2}}{9 \pi} \cdot \frac{P_{\text{in,avg}} \text{max}}{V_{\text{line,rms,LL}} \cdot V_{\text{out,LL}}} \cdot \frac{P_{\text{out,max}}^2}{V_{\text{out,LL}}^2}} \quad (\text{eq. 16})
  \]

  In our application, we have:

  \[
  I_{\text{rms}} \text{max} = \sqrt{\frac{32 \cdot \sqrt{2}}{9 \pi} \cdot \frac{105^2}{90 \cdot 250} \cdot \frac{100^2}{250^2}} = 0.79 A \quad (\text{eq. 17})
  \]
STEP 3: IC CONTROL CIRCUIT DESIGN

FB Pin Circuit

As shown by Figure 1, the feed–back arrangement consists of:

- A resistor divider that scales down the bulk voltage to provide the FB pin with the feedback signal. The upper resistor of the divider generally consists of two or three resistors for safety considerations. If not, any accidental shortage of $R_{FB1}$ would apply the output high voltage to the controller and destroy it.
- A filtering capacitor that is often placed between the FB pin and ground to prevent switching noise from distorting the feedback signal. A 1–nF capacitor is often implemented. Generally speaking, the pole it forms with the feedback resistors must remain at a very high–frequency compared to the line one. Practically, $C_{FB}$ generally gives good results.
- A type–2 compensation network. Consisting of two capacitors and of one resistor, this circuitry sets the crossover frequency and the loop characteristic. The A version (NCP1623A) features the follower boost capability. This technique consists of reducing the output voltage to optimize the PFC stage efficiency and significantly shrink its size and cost. In particular, the boost inductance and the MOSFET losses can be dramatically reduced. Since the output voltage must remain higher than the line voltage, the output voltage is lowered in low line only while it remains regulated to the default nominal level ($V_{out,nom}$ generally set to 400 V or so) in high line conditions. Practically, the NCP1623A controls this 2–level follower boost operation through the feedback pin which sources the current $I_{FB(LL)}$ (25 μA typically) enabled only at low line.

As detailed in the data sheet, this leads to the following regulation levels:

- **Output voltage at high–line**, $V_{out,HL} = V_{out,nom}$:
  
  $$V_{out,nom} = V_{REF} \cdot \frac{R_{FB1} + R_{FB2}}{R_{FB2}}$$  \hspace{1cm} (eq. 19)

- **Output voltage at low line**, $V_{out,LL}$:
  
  $$V_{out,LL} = V_{out,nom} - R_{FB1} \cdot I_{FB(LL)}$$  \hspace{1cm} (eq. 20)

  Based on the output voltage spec at high and low line of our application, the feedback resistor values are obtained by:

  - **Upper feedback resistor**, $R_{FB1}$
    
    $$R_{FB1} = \frac{V_{out,nom} - V_{out,LL}}{I_{FB(LL)}} = \frac{390 - 250}{25 \mu} = 5.6 \text{ M}\Omega$$  \hspace{1cm} (eq. 21)

  - **Lower feedback resistor**, $R_{FB2}$
    
    $$R_{FB2} = \frac{R_{FB1} \cdot V_{REF}}{V_{out,nom} - V_{REF}} = \frac{5.6 \text{ M} \cdot 2.5}{390 - 250} = 36 \text{ k}\Omega$$  \hspace{1cm} (eq. 22)

After selecting $R_{FB1}$ and $R_{FB2}$, FB pin–related functions are defined as below in our application:

- **Feedback resistor ratio**, $K_{FB}$:
  
  $$K_{FB} = \frac{R_{FB1} + R_{FB2}}{R_{FB2}} = 5.6 \text{ M}\Omega + 36 \text{ k}\Omega \approx 157$$  \hspace{1cm} (eq. 23)

- **Follower boost offset voltage**, $V_{OFF(LL)}$:
  
  $$V_{OFF(LL)} = R_{FB1} \cdot I_{FB(LL)} = 5.6 \text{ M}\Omega \cdot 25 \mu = 140 \text{ V}$$  \hspace{1cm} (eq. 24)

- **DRE enter/exit** $V_{OUT}$ at high–line,
  
  $$V_{OUT(DRE\text{-EN\text{-EX}}\text{-HL})} = V_{REF} \cdot K_{FB(DRE\text{-XX})} \cdot K_{FB}$$  \hspace{1cm} (eq. 25)

  - Enter: $2.5 \cdot 95.5\% \cdot 157 = 375 \text{ V}$
  - Exit: $2.5 \cdot 97.5\% \cdot 157 = 383 \text{ V}$

- **DRE enter/exit** $V_{OUT}$ at low–line,
  
  $$V_{OUT(DRE\text{-EN\text{-EX}}\text{-LL})} = V_{REF} \cdot K_{FB(DRE\text{-XX})} \cdot K_{FB} - V_{OFF(LL)}$$  \hspace{1cm} (eq. 26)

  - Enter: $2.5 \cdot 95.5\% \cdot 157 - 140 = 235 \text{ V}$
  - Exit: $2.5 \cdot 97.5\% \cdot 157 - 140 = 243 \text{ V}$

- **SOVP enter/exit** $V_{OUT}$ at high–line,
  
  $$V_{OUT(SOVP\text{-EN\text{-EX}}\text{-HL})} = V_{REF} \cdot K_{FB(SOVP\text{-XX})} \cdot K_{FB}$$  \hspace{1cm} (eq. 27)

  - Enter: $2.5 \cdot 105\% \cdot 157 = 412 \text{ V}$
  - Exit: $2.5 \cdot 103\% \cdot 157 = 404 \text{ V}$

- **SOVP enter/exit** $V_{OUT}$ at low–line,
  
  $$V_{OUT(SOVP\text{-EN\text{-EX}}\text{-LL})} = V_{REF} \cdot K_{FB(SOVP\text{-XX})} \cdot K_{FB} - V_{OFF(LL)}$$  \hspace{1cm} (eq. 28)

  - Enter: $2.5 \cdot 107\% \cdot 157 = 420 \text{ V}$
  - Exit: $2.5 \cdot 105\% \cdot 157 = 412 \text{ V}$

- **FOVP enter/exit** $V_{OUT}$ at high–line,
  
  $$V_{OUT(FOVP\text{-EN\text{-EX}}\text{-HL})} = V_{REF} \cdot K_{FB(FOVP\text{-XX})} \cdot K_{FB}$$  \hspace{1cm} (eq. 29)

  - Enter: $2.5 \cdot 107\% \cdot 157 = 420 \text{ V}$
  - Exit: $2.5 \cdot 105\% \cdot 157 = 412 \text{ V}$

- **FOVP enter/exit** $V_{OUT}$ at low–line,
  
  $$V_{OUT(FOVP\text{-EN\text{-EX}}\text{-LL})} = V_{REF} \cdot K_{FB(FOVP\text{-XX})} \cdot K_{FB} - V_{OFF(LL)}$$  \hspace{1cm} (eq. 30)

  - Enter: $2.5 \cdot 114\% \cdot 157 - 140 = 307 \text{ V}$
  - Exit: $2.5 \cdot 112\% \cdot 157 - 140 = 300 \text{ V}$

- **UVP enter/exit** $V_{OUT}$ at high–line,
  
  $$V_{OUT(UVP\text{-EN\text{-EX}}\text{-HL})} = V_{FB(UVP\text{-XX})} \cdot K_{FB}$$  \hspace{1cm} (eq. 31)

  - Enter: $0.3 \text{ V} \cdot 157 = 47 \text{ V}$
  - Exit: $0.53 \text{ V} \cdot 157 = 83 \text{ V}$

- **UVP enter/exit** $V_{OUT}$ at low–line,
  
  $$V_{OUT(UVP\text{-EN\text{-EX}}\text{-LL})} = V_{FB(UVP\text{-XX})} \cdot K_{FB} - V_{OFF(LL)}$$  \hspace{1cm} (eq. 32)

  - Enter: $1.2 \text{ V} \cdot 157 - 140 = 48 \text{ V}$
  - Exit: $1.3 \text{ V} \cdot 157 - 140 = 64 \text{ V}$
**VCTRL Pin Circuit**

In order to find the control to output transfer function, the output voltage is defined by the multiplication of the output current and the output impedance. Using equation 2 and assuming the efficiency is 100%, the output current is given by:

\[
I_{out} (V_{ctl}, V_{out}) = I_{lin} = \frac{V_{line, rms}^2 \cdot T_{on, max} \cdot (V_{ctl} - 0.5)}{2 \cdot L \cdot V_{out}} \tag{eq. 33}
\]

The output current partial differentiation by the output voltage is equivalently the output load resistance, \(R_{load}\), based on the equation:

\[
\frac{\delta I_{out}}{\delta V_{out}} = -\frac{V_{line, rms}^2 \cdot T_{on, max} \cdot (V_{ctl} - 0.5)}{8 \cdot L \cdot V_{out}^2} \tag{eq. 34}
\]

Therefore, \(\delta I_{out} / \delta V_{out}\) can be included in the output impedance and total output impedance is:

\[
Z_{out}(s) = R_{load} || R_{load} || \frac{1}{8 \cdot C_{BULK}} \tag{eq. 35}
\]

The output current partial differentiation by the control voltage is:

\[
\frac{\delta I_{out}}{\delta V_{ctrl}} = -\frac{V_{line, rms}^2 \cdot T_{on, max} \cdot (V_{ctl} - 0.5)}{8 \cdot L \cdot V_{out}} \tag{eq. 36}
\]

As a result, the control to output transfer function is defined by:

\[
\frac{\delta V_{out}(s)}{\delta V_{ctrl}(s)} = \frac{\delta I_{out}}{\delta V_{ctrl}} \cdot Z_{out}(s) = \frac{V_{line, rms}^2 \cdot T_{on, max} \cdot R_{load}}{16 \cdot L \cdot V_{out} \cdot \frac{1}{1 + \frac{R_{load} \cdot C_{BULK}}{2}}} \tag{eq. 37}
\]

where \(T_{on, max}\) is 12.5 μs at low–line and 5 μs at high–line in A version and \(G_{OA}\) is static gain.

The output to control transfer function is obtained by FB resistive network ratio, OTA transconductance and VCTRL compensation network as below:

\[
V_{ctrl} = I_{ctrl} \cdot Z_{ctrl}(s) \tag{eq. 38}
\]

where \(I_{ctrl}\) is OTA output current and \(Z_{ctrl}(s)\) is VCTRL compensation circuit impedance.

The OTA output current is defined by:

\[
I_{ctrl} = (V_{REF} - V_{FB}) \cdot G_{EA} = (V_{REF} - \frac{V_{Ref}}{V_{out} \cdot V_{out}}) \cdot G_{EA} \tag{eq. 39}
\]

where \(G_{EA}\) is OTA transconductance gain and \(V_{out}\) is DC output voltage.

Using equation 38 and equation 39, the output to control transfer function is obtained by:

\[
\frac{\delta V_{out}(s)}{\delta V_{ctrl}(s)} = \frac{V_{REF} \cdot G_{EA} \cdot Z_{ctrl}(s)}{V_{out} \cdot V_{out}} = -\frac{1}{s \cdot R_{load} \cdot C_{Z}} \cdot \frac{1}{1 + \frac{1}{s \cdot R_{load} \cdot C_{Z}}} \tag{eq. 40}
\]

where \(R_{load} = V_{out} / (V_{REF} \cdot G_{EA})\) and the compensation network circuits are \(C_{Z}, R_{Z}\) and \(C_{P}\) (<< \(C_{Z}\)) as shown in Figure 2.

![Figure 2. FB and VCTRL Circuit](www.onsemi.com)

Pole in equation 37 and zero in equation 40 are closely located and cross–over frequency, \(f_{c}\), is placed between zero and second pole in equation 40. Phase margin, \(\phi_m\) (in radians), is adjusted by \(C_{P}\). From this, we obtain following equations:

- **Feedback zero capacitor, \(C_{Z}\):**
  \[
  C_{Z} = \frac{G_{OA}}{2 \pi f_{c} \cdot R_{load}} \tag{eq. 41}
  \]

- **Feedback zero resistor, \(R_{Z}\):**
  \[
  R_{Z} = \frac{R_{load} \cdot C_{BULK}}{2 \cdot C_{Z}} \tag{eq. 42}
  \]

- **Feedback pole capacitor, \(C_{P}\):**
  \[
  C_{P} = \frac{tan(\frac{\pi}{2} - \phi_{m})}{2 \pi f_{c} \cdot R_{Z}} \tag{eq. 43}
  \]

Load resistance, \(R_{load}\) is calculated by:

\[
R_{load} = \frac{V_{out, nom}^2}{P_{out, max}} = \frac{390 \, V^2}{100 \, W} = 1.52 \, k\Omega \tag{eq. 44}
\]

The cross–over frequency, \(f_{c}\), should be higher than PFC boost stage pole, \(f_{p}\):

\[
\frac{1}{\pi \cdot \frac{R_{load} \cdot C_{BULK}}{2}} = \frac{1}{\pi \cdot 1.52 \, k\Omega \cdot 68 \, \mu F} = 3.1 \, Hz \tag{eq. 45}
\]

The condition of the highest cross–over frequency is the worst case of the phase margin where the line voltage is high to widen the bandwidth of the control to output transfer function. If we target a 25–Hz crossover frequency and a 60-degree phase margin (\(\pi/3\) in radians) in our application, we have:
The drain sensing based ZCD circuitry is shown in Figure 3. Drain voltage is sensed by CS resistor network and scaled down by $K_{CS}$:

$$K_{CS} = \frac{R_{CS1} + R_{CS2}}{R_{CS2}}$$

(eq. 50)

where $K_{CS}$ is $133$ and $R_{CS2}$ is $62$ kΩ in general.

The values of $R_{CS1}$ and $R_{CS2}$ must be chosen high for not consuming too much power during standby. During standby, there is no switching and the voltage seen by $R_{CS1}$ in series with $R_{CS2}$ is a constant voltage equal to $V_{\text{mains,rms}} \cdot \sqrt{2}$. The power consumed during standby is given by:

$$P_{CS,STBY} = \frac{(V_{\text{mains,rms}} \cdot \sqrt{2})^2}{R_{CS1} + R_{CS2}}$$

(eq. 51)

The NCP1623 integrates leading edge blanking on the CS/ZCD pin that prevents the need for a filtering capacitor. No capacitor is allowed in the CS/ZCD circuitry as this will result in distorting the CS/ZCD signal leading to wrong or no ZCD detection. Care must be taken when probing the CS/ZCD signal with a scope probe as the scope probe will add typically a 10–pF capacitance.

In a boost converter, the averaged drain voltage which is one pin of the boost inductor is equal to the Vin voltage which is on the other pin of the boost inductor and this is because the average voltage drop across the inductor is zero volts in volt–sec balance if we neglect the series resistance of the inductor. Therefore, $V_{CS/ZCD}$ is averaged to obtain the input voltage information.

The averaged $V_{CS/ZCD}$, $V_{SNS}$, is used for ZCD, line detection, OVP2 (C version only) and brown–out (disabled in A and C version) in our application as below:

- **Line range detection threshold**:
  $$\langle V_{\text{line,rms}} \rangle_{\text{HL}} = \frac{K_{CS} \cdot V_{CS/ZCD(\text{HL})}}{\sqrt{2}} = \frac{133 \cdot 1.8 V}{\sqrt{2}} = 169 V$$
  (eq. 52)
  $$\langle V_{\text{line,rms}} \rangle_{\text{LL}} = \frac{K_{CS} \cdot V_{CS/ZCD(\text{LL})}}{\sqrt{2}} = \frac{133 \cdot 1.55 V}{\sqrt{2}} = 146 V$$
  (eq. 53)

- **OVP2 threshold (C version only)**:
  $$V_{\text{OUT(OVP2)}} = K_{CS} \cdot V_{ZCD(OVP2-EN)} = 133 \cdot 3.77 V = 501 V$$
  (eq. 54)

- **Brown–out threshold (Disabled in A and C version)**:
  $$\langle V_{\text{line,rms}} \rangle_{\text{BO-EN}} = \frac{K_{CS} \cdot V_{CS/ZCD(BO-EN)}}{\sqrt{2}} = \frac{133 \cdot 0.79 V}{\sqrt{2}} = 74 V$$
  (eq. 55)
  $$\langle V_{\text{line,rms}} \rangle_{\text{BO-EX}} = \frac{K_{CS} \cdot V_{CS/ZCD(BO-EX)}}{\sqrt{2}} = \frac{133 \cdot 0.94 V}{\sqrt{2}} = 88 V$$
  (eq. 56)
It is possible to use the schematic shown in Figure 4 to generate the signal of CS/ZCD pin. Thanks to the auxiliary winding voltage capacitor \( C_{AUX} \), \( R_{AUX} \) and \( D_{AUX} \), it is possible to generate at the cathode of \( D_{AUX} \) a voltage equal to the power MOSFET drain voltage multiplied by the auxiliary (\( N_{AUX} \)) to primary (\( N_{PRI} \)) transformer turns ratio.

The parameter \( K_{CS} \) previously described is now defined by:

\[
K_{CS} = \frac{N_{PRI}}{N_{AUX}} \cdot \frac{R_{CS1} + R_{CS2}}{R_{CS2}}
\]

where \( K_{CS} \) is 133, \( N_{PRI} / N_{AUX} \) is 10 and \( R_{CS2} \) is 22 k\( \Omega \) in general.

With this approach, a lower voltage is carried and also low \( R_{CS1} \) values reduce the sensitivity to parasitic capacitors. Another benefit of this circuitry is that there is no current consumption during standby (No switching activity hence no \( V_{AUX} \) voltage).

It has to be mentioned that product version with brown-out feature activated will not operate with this circuitry. Everything else will work exactly the same as already described when the power MOSFET drain voltage is used for ZCD.

**CSZCD Resistor Design Guideline**

When the \( R_{CS} \) resistor bridge totals a resistance in the M\( \Omega \) range at drain sensing circuit like Figure 3, it is very sensitive to parasitic capacitances as low as few hundreds of fF. Parasitic capacitances can be made from \( R_{CS} \) resistors nodes to GND or power MOSFET drain. These parasitic capacitances effect can lead to permanent false fault detection events: OCP, OVS or OVP2 triggering, making the controller unable to operate properly.

One easy way to avoid the effect of parasitic capacitors is to reduce the value of the resistors, while keeping the dividing ratio \( K_{CS} \) around 133. Reducing the CS/ZCD bridge resistors value (\( R_{CS1} + R_{CS2} \)) is at the expense of high standby power consumption.

If the \( R_{CS1a} + R_{CS1b} + R_{CS1c} \) in Figure 3 should be above 5 M\( \Omega \), it is advised to have one 500–V SMD high–value resistor on the drain side (e.g. \( R_{CS1a} = 5.1 \) M\( \Omega \)) with two low value (e.g. \( R_{CS1b} = R_{CS1c} = 240 \) k\( \Omega \)) 200–V SMD resistors in series. This is to avoid inter–resistor capacitance to GND to have difficulties to be discharged before the FET turn–on cycle. Experience shows that it is not recommended to use 3 equal value resistors to balance the drain voltage.

Bench experiments have proven SMD1206 & 0805 superiority, parasitic capacitance wise, over trough hole resistors.

\( R_{CS1} \) and \( R_{CS2} \) must be placed as close as possible to CS/ZCD pin. PCB traces connecting the \( R_{CS} \) resistors must be kept as short as possible, the width of the trace being as small as possible (minimum parasitic capacitance). It is wise to keep a safety distance of 1 cm between \( R_{CS} \) resistors and \( DRV, V_{IN}, V_{DRAIN} \) copper traces to avoid coupling.

**Layout and Noise Immunity Considerations**

The NCP1623 is not particularly sensitive to noise. However, usual layout rules for power supply design apply. Among them, let us remind the following ones:

- The loop area of the power train must be minimized.
- Star configuration for the power ground that provide the current return path.
- Star configuration for the circuit ground.
- The circuit ground and the power ground should be connected by one single path, no loop is allowed.
- This path should preferably connect the circuit ground to the power ground at a place that is very near the grounded terminal of the current sense resistor (\( R_{SENSE} \)).
- A 100 or 220–nF capacitor should be placed between the circuit VCC and GND pins, with minimized connection length.
- \( R_{CS} \) resistors must be placed as close as possible to the CS/ZCD pin, and capacitance coupling with GND or any other signal must be avoided.
- It is recommended to place a filtering capacitor on the FB pin to protect the pin from possible surrounding noise. It must be small however not to distort the voltage sensed by the FB pin.
# Summary

Table 1. MAIN EQUATIONS

<table>
<thead>
<tr>
<th>Step</th>
<th>Components</th>
<th>Formula</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Step 1: Key Specifications</td>
<td>( V_{\text{line}, \text{LL}} ): Level for the line voltage, e.g., 264 V.</td>
<td>( V_{\text{line}, \text{LL}} ): Level for the line voltage, e.g., 264 V.</td>
<td>( V_{\text{line}, \text{LL}} ): Level for the line voltage, e.g., 264 V.</td>
</tr>
<tr>
<td>Step 2: Power Stage Design</td>
<td>PFC Inductor</td>
<td>( L \geq \frac{V_{\text{line}, \text{LL}}^2}{2 \cdot (\frac{P_{\text{in,max}}}{\text{avg}})} \cdot T_{\text{on,max}} )</td>
<td>Maximum inductance ( T_{\text{on,max}} ): max turn-on time</td>
</tr>
<tr>
<td></td>
<td>Bridge Diode</td>
<td>( P_{\text{bridge}} = \frac{1.8 \cdot V_{f} \cdot P_{\text{out,max}}}{V_{\text{line}, \text{LL}}} )</td>
<td>Maximum power loss ( V_{f} ): bridge diode forward voltage</td>
</tr>
<tr>
<td></td>
<td>MOSFET</td>
<td>( \frac{P_{\text{on}}}{\text{max}} = \frac{4}{3} \cdot R_{\text{DS(on)}} \cdot \left( \frac{P_{\text{out,max}}}{\eta \cdot V_{\text{line}, \text{LL}}} \right)^2 \cdot \left( 1 - \frac{8 \cdot \sqrt{2} \cdot V_{\text{line}, \text{LL}}}{3\pi \cdot V_{\text{out,LL}}} \right) )</td>
<td>Maximum conduction loss ( R_{\text{DS(on)}} ): FET on-state resistance</td>
</tr>
<tr>
<td></td>
<td>Boost Diode</td>
<td>( P_{\text{diode}} = \frac{V_{f} \cdot P_{\text{out,max}}}{V_{\text{out,LL}}} )</td>
<td>Maximum conduction loss</td>
</tr>
<tr>
<td></td>
<td>Bulk Capacitor</td>
<td>( C_{\text{BULK}} \geq \frac{P_{\text{out,max}}}{(\delta V_{\text{out} \cdot \text{pk} - \text{pk}}) \cdot 0.6 \cdot V_{\text{out,LL}}} )</td>
<td>Minimum capacitance to meet output ripple spec</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_{\text{BULK}} \geq \frac{2 \cdot P_{\text{out,max}} \cdot T_{\text{HOLD-UP}}}{V_{\text{out,LL}}^2 - V_{\text{out,min}}^2} )</td>
<td>Minimum capacitance to meet hold-up time spec</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( \left( \frac{I_{\text{rms}}}{\text{max}} \right) = \sqrt{\frac{32 \cdot \sqrt{2} \cdot \left( \frac{P_{\text{in,max}}}{\text{avg}} \right)^2}{9\pi \cdot V_{\text{line}, \text{LL}}} \cdot \frac{P_{\text{out,max}}}{V_{\text{out,LL}}^2}} )</td>
<td>Maximum rms current</td>
</tr>
<tr>
<td>Step</td>
<td>Components</td>
<td>Formula</td>
<td>Comments</td>
</tr>
<tr>
<td>------</td>
<td>------------</td>
<td>---------</td>
<td>----------</td>
</tr>
<tr>
<td>Step 3: IC Control Circuit Design</td>
<td>FB Pin Circuit</td>
<td>( R_{FB1} = \frac{V_{out,nom} - V_{out,LL}}{I_{FB(L)}} )</td>
<td>FB1 resistor ( I_{FB(L)} ): Follower boost FB current</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{FB2} = \frac{V_{REF}}{V_{out,nom} - V_{REF}} )</td>
<td>FB2 resistor ( V_{REF} ): FB reference voltage, 2.5 V.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_P \leq \frac{1}{150 \cdot (R_{FB1} \parallel R_{FB2}) \cdot f_{line}} )</td>
<td>Maximum FB capacitor</td>
</tr>
<tr>
<td></td>
<td>VCTRL Pin Circuit</td>
<td>( R_0 = \frac{V_{out,nom}}{V_{REF} \cdot G_{EA}} )</td>
<td>( V_{out} ), ( V_{CTRL} ) resistance ( i_{CTRL} ): OTA output current ( G_{EA} ): OTA gain</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{load} = \frac{V_{out,nom}^2}{P_{out,max}} )</td>
<td>Load resistance at full load and high–line</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( G_0 = \frac{(V_{line,rms})<em>{HL}^2 \cdot T</em>{on,max} \cdot R_{load}}{16 \cdot L \cdot V_{out}} )</td>
<td>DC gain in the control to output transfer function</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_Z = \frac{G_0}{2\pi f_C \cdot R_0} )</td>
<td>Zero capacitor ( f_C ): cross–over frequency</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_Z = \frac{R_{load} \cdot C_{BULK}}{2 \cdot C_Z} )</td>
<td>Zero resistor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_P = \frac{\tan \left( \frac{\pi}{2} - \phi_m \right)}{2\pi f_C \cdot R_Z} )</td>
<td>Pole capacitor ( \phi_m ): phase margin in radians</td>
</tr>
<tr>
<td></td>
<td>CS/ZCD Pin Circuit</td>
<td>( R_{SENSE} = \frac{0.5 \text{ V}}{I_{L(pk)}_{\text{max}}} )</td>
<td>Sensing resistor</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( (P_{RSENSE})<em>{\text{max}} = \frac{4}{3} \cdot R</em>{SENSE} \cdot \left( \frac{P_{out,max}}{\eta \cdot (V_{line,rms})<em>{LL}} \right)^2 \cdot \left( 1 - \frac{8 \sqrt{2} \cdot (V</em>{line,rms})<em>{LL}}{3\pi \cdot V</em>{out,LL}} \right) )</td>
<td>Maximum conduction loss</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( K_{CS} = \frac{N_{PRI}}{N_{AUX}} \cdot \frac{R_{CS1} + R_{CS2}}{R_{CS2}} = 133 )</td>
<td>CS resistor ratio ( N_{PRI}/N_{AUX} = 1 ) (Figure 3), 10 (Figure 4) ( R_{CS2} = 62 \text{ k\Omega} ) (Figure 3), 22 k\Omega (Figure 4)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( R_{CS1} = R_{CS2} \cdot \left( 133 \cdot \frac{N_{AUX}}{N_{PRI}} - 1 \right) )</td>
<td>CS1 resistor ( N_{PRI}/N_{AUX} = 1 ) (Figure 3), 10 (Figure 4) ( R_{CS2} = 62 \text{ k\Omega} ) (Figure 3), 22 k\Omega (Figure 4)</td>
</tr>
</tbody>
</table>
**System spec**

- Input voltage: 90–264 Vrms
- Output power: 100 W
- Output voltage: 250 V in low-line (115 Vrms)
- 390 V in low-line (230 Vrms)

**Figure 5. System Schematic of 100 W Design**

---

**ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS:**
- Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)
- onsemi Website: [www.onsemi.com](http://www.onsemi.com)

**ONLINE SUPPORT:**
- [www.onsemi.com/support](http://www.onsemi.com/support)
- For additional information, please contact your local Sales Representative at [www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)