NB3N502DEVB:  PLL Clock Multiplier Evaluation Board

The NB3N502 Evaluation Board was designed to provide a flexible and convenient platform to quickly evaluate, characterize and verify the performance and operation of the NB3N502 PLL Clock Multiplier. The NB3N502 is a clock multiplier device that generates a low jitter, TTL/CMOS level output clock which is a precise multiple of the external input reference clock signal source. The user's manual provides detailed information on the board's contents, layout and use, and it should be used in conjunction with the NB3N502 data sheet which contains full technical details on device specifications and operation.
Features and Applications

Features

  • Fully Assembled Evaluation Board
  • Accommodates the Electrical Characterization of the NB3N502 in the SOIC-8 Package
  • Supports the Use of a 5 MHz to 27 MHz Through-hole or Surface Mount Crystal
  • SMA Connectors are Provided for Auxiliary Input and Output Interfaces
  • Incorporates Onboard Slide Switch Controlled Multiplier Select Pins, Minimizing Excess Cabling
Evaluation/Development Tool Information
Product Status Compliance Short Description Parts Used Action
NB3N502DEVB Active
PLL Clock Multiplier Evaluation Board NB3N502DG NB3N502DR2G
Technical Documents
Type Document Title Document ID/Size Rev
Eval Board: Manual NB3N502DEVB Evaluation Board User's Manual EVBUM2064/D - 247.0 KB  1 
Previously Viewed Products
Clear List

Your request has been submitted for approval.
Please allow 2-5 business days for a response.
You will receive an email when your request is approved.
Request for this document already exists and is waiting for approval.