

# MOSFET – Power, Single N-Channel, D2PAK 650 V, 110 mΩ, 30 A

# **NVB110N65S3F**

#### Description

SUPERFET® III MOSFET is ON Semiconductor's brand-new high voltage super-junction (SJ) MOSFET family that is utilizing charge balance technology for outstanding low on-resistance and lower gate charge performance. This advanced technology is tailored to minimize conduction loss, provide superior switching performance, and withstand extreme dv/dt rate.

Consequently, SUPERFET III MOSFET is very suitable for the various power system for miniaturization and higher efficiency. SUPERFET III FRFET® MOSFET's optimized reverse recovery performance of body diode can remove additional component and improve system reliability.

#### **Features**

- 700 V @  $T_J = 150$ °C
- Typ.  $R_{DS(on)} = 93 \text{ m}\Omega$
- Ultra Low Gate Charge (Typ. Q<sub>g</sub> = 58 nC)
- Low Effective Output Capacitance (Typ. Coss(eff.) = 533 pF)
- 100% Avalanche Tested
- Qualified with AEC-Q101
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- Automotive On Board Charger
- Automotive DC/DC Converter for HEV

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 650 V                | 110 m $\Omega$ @ 10 V   | 30 A               |  |



**N-CHANNEL MOSFET** 



D<sup>2</sup>PAK-3 TO-263 CASE 418AJ

#### **MARKING DIAGRAM**



&Z = Assembly Plant Code &3 = Data Code (Year & Week)

&K = Lot

NVB110N65S3F = Specific Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 7 of this data sheet.

Table 1. ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise stated)

| Symbol                            | Parameter                                                            | Value                                 | Unit       |      |
|-----------------------------------|----------------------------------------------------------------------|---------------------------------------|------------|------|
| V <sub>DSS</sub>                  | Drain-to-Source Voltage                                              | 650                                   | V          |      |
| $V_{GS}$                          | Gate-to-Source Voltage                                               | - DC                                  | ±30        | V    |
|                                   |                                                                      | – AC (f > 1 Hz)                       | ±30        | 1    |
| I <sub>D</sub>                    | Drain Current                                                        | – Continuous (T <sub>C</sub> = 25°C)  | 30         | Α    |
|                                   |                                                                      | – Continuous (T <sub>C</sub> = 100°C) | 19.5       | 1    |
| I <sub>DM</sub>                   | Drain Current                                                        | - Pulsed (Note 1)                     | 69         | Α    |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 2)                               |                                       | 380        | mJ   |
| I <sub>AS</sub>                   | Avalanche Current                                                    |                                       | 3.5        | Α    |
| E <sub>AR</sub>                   | Repeated Avalanche Energy (Note 1)                                   |                                       | 2.4        | mJ   |
| dv/dt                             | tt MOSFET dv/dt                                                      |                                       | 100        | V/ns |
|                                   | Peak Diode Recovery dv/dt (Note 3)                                   |                                       | 50         | 1    |
| $P_{D}$                           | Power Dissipation                                                    | Tc = 25°C                             | 240        | W    |
|                                   |                                                                      | - Derate Above 25°C                   | 1.92       | W/°C |
| T <sub>J</sub> , T <sub>stg</sub> | Operating Junction and Storage Temperature                           |                                       | –55 to 150 | °C   |
| TL                                | Maximum Lead Temperature for Soldering, 1/8" from Case for 5 Seconds |                                       | 300        | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Repetitive rating: pulse – width limited by maximum junction temperature.

2. IAS = 3.5 A, RG = 25  $\Omega$ , starting T<sub>J</sub> =  $25^{\circ}$ C.

3. ISD  $\leq$  15 A, di/dt  $\leq$  200 A/\_s, V<sub>DD</sub>  $\leq$  400 V, starting T<sub>C</sub> =  $25^{\circ}$ C.

#### **Table 2. THERMAL RESISTANCE RATINGS**

| Symbol          | Parameter                                     | Max  | Unit |
|-----------------|-----------------------------------------------|------|------|
| $R_{	heta JC}$  | Thermal Resistance, Junction-to-Case, Max.    | 0.52 | °C/W |
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient, Max. | 40   |      |

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

| Symbol                         | Parameter                                                | Test Conditions                                                        | Min | Тур  | Max      | Unit |
|--------------------------------|----------------------------------------------------------|------------------------------------------------------------------------|-----|------|----------|------|
| OFF CHARAC                     | TERISTICS                                                |                                                                        |     | -    | <u>-</u> |      |
| BV <sub>DSS</sub>              | Drain-to-Source Breakdown Voltage                        | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}, T_J = 25^{\circ}\text{C}$   | 650 | _    | _        | V    |
|                                |                                                          | $V_{GS} = 0 \text{ V}, I_D = 10 \text{ mA}, T_J = 150^{\circ}\text{C}$ | 700 | -    | _        | V    |
| $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temperature Coefficient                | I <sub>D</sub> = 20 mA, Referenced to 25°C                             | _   | 0.61 | _        | V/°C |
| I <sub>DSS</sub>               | Zero Gate Voltage Drain Current                          | V <sub>DS</sub> = 650 V, V <sub>GS</sub> = 0 V                         | 1   | -    | 10       | μΑ   |
|                                |                                                          | V <sub>DS</sub> = 520 V, T <sub>C</sub> = 125°C                        | 1   | 128  | _        | μΑ   |
| I <sub>GSS</sub>               | Gate-to-Body Leakage Current                             | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 30 \text{ V}$                      | -   | -    | ±100     | nA   |
| ON CHARACT                     | ERISTICS                                                 |                                                                        |     | •    | •        |      |
| V <sub>GS(th)</sub>            | Gate Threshold Voltage                                   | $V_{GS} = V_{DS}$ , $I_D = 0.74$ mA                                    | 3.0 | -    | 5.0      | V    |
| R <sub>DS(on)</sub>            | Static Drain-to-Source On Resistance                     | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 15 A                          | -   | 93   | 110      | mΩ   |
| 9FS                            | Forward Transconductance                                 | V <sub>GS</sub> = 20 V, I <sub>D</sub> = 15 A                          | _   | 17   | _        | S    |
| DYNAMIC CH                     | ARACTERISTICS                                            |                                                                        |     | •    | •        |      |
| C <sub>iss</sub>               | Input Capacitance                                        | V <sub>DS</sub> = 400 V, V <sub>GS</sub> = 0 V, f = 1 MHz              | _   | 2560 | _        | pF   |
| C <sub>oss</sub>               | Output Capacitance                                       |                                                                        | -   | 50   | _        | pF   |
| C <sub>oss(eff.)</sub>         | Effective Output Capacitance                             | $V_{DS} = 0$ to 400 V, $V_{GS} = 0$ V                                  | -   | 553  | _        | pF   |
| C <sub>oss(er.)</sub>          | Energy Related Output Capacitance                        | $V_{DS} = 0$ to 400 V, $V_{GS} = 0$ V                                  | 1   | 83   | _        | pF   |
| Q <sub>g(total)</sub>          | Total Gate Charge at 10 V                                | $V_{DS} = 400 \text{ V}, I_D = 15 \text{ A},$                          | -   | 58   | _        | nC   |
| Q <sub>gs</sub>                | Gate-to-Source Gate Charge                               | V <sub>GS</sub> = 10 V (Note 4)                                        | -   | 19   | _        | nC   |
| Q <sub>gd</sub>                | Gate-to-Drain "Miller" Charge                            |                                                                        | -   | 23   | _        | nC   |
| ESR                            | Equivalent Series Resistance                             | F = 1 MHz                                                              | -   | 2    | _        | Ω    |
| SWITCHING C                    | CHARACTERISTICS, V <sub>GS</sub> = 10 V                  |                                                                        |     | •    | •        |      |
| t <sub>d(on)</sub>             | Turn-On Delay Time                                       | $V_{DD} = 400 \text{ V}, I_D = 15 \text{ A},$                          | _   | 29   | _        | ns   |
| t <sub>r</sub>                 | Rise Time                                                | $V_{GS} = 10 \text{ V, R}_{G} = 4.7 \Omega$ (Note 4)                   | 1   | 32   | _        | ns   |
| t <sub>d(off)</sub>            | Turn-Off Delay Time                                      |                                                                        | 1   | 61   | _        | ns   |
| t <sub>f</sub>                 | Fall Time                                                |                                                                        | 1   | 16   | _        | ns   |
| SOURCE-DRA                     | AIN DIODE CHARACTERISTICS                                |                                                                        |     | •    | •        |      |
| Is                             | Maximum Continuous Source-to-Drain Diode Forward Current |                                                                        | -   | -    | 30       | Α    |
| I <sub>SM</sub>                | Maximum Pulsed Source-to-Drain Diode Forward Current     |                                                                        | -   | -    | 69       | Α    |
| V <sub>SD</sub>                | Source-to-Drain Diode Forward Voltage                    | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 15 A                          | -   | -    | 1.3      | V    |
| t <sub>rr</sub>                | Reverse–Recovery Time                                    | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 15 A,                         | -   | 94   | -        | ns   |
| Q <sub>rr</sub>                | Reverse-Recovery Charge                                  | dI <sub>F</sub> /dt = 100 A/μs                                         | _   | 343  | _        | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

4. Essentially independent of operating temperature typical characteristics.

#### TYPICAL CHARACTERISTICS



Figure 1. On–Region Characteristics 25°C



Figure 3. Transfer Characteristics



Figure 5. Body Diode Forward Voltage Variation vs. Source Current and Temperature



V<sub>DS</sub>, DRAIN-SOURCE VOLTAGE (V)

Figure 2. On–Region Characteristics 150°C



Figure 4. On–Resistance Variation vs. Drain Current and Gate Voltage



V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V)

Figure 6. Capacitance Characteristics

#### **TYPICAL CHARACTERISTICS**



(Page 1.2 | V<sub>GS</sub> = 0 V | I<sub>D</sub> = 10 mA | I.1 | V<sub>GS</sub> = 0 V | I<sub>D</sub> = 10 mA | I.1 | V<sub>GS</sub> = 0 V | I<sub>D</sub> = 10 mA | I.1 | I.0 | I.0

Figure 7. Gate Charge Characteristics

Figure 8. Breakdown Voltage Variation vs.
Temperature





Figure 9. On–Resistance Variation vs. Temperature

Figure 10. Maximum Safe Operating Area





Figure 11. Maximum Drain Current vs. Case Temperature

Figure 12. E<sub>OSS</sub> vs. Drain-to-Source Voltage

#### **TYPICAL CHARACTERISTICS**

1000



100 Current Limited Max 100 0.00001 0.0001 0.01 0.1 1 10 t, RECTANGULAR PULSE

Figure 13. Normalized Power Dissipation vs.

Case Temperature

Figure 14. Peak Current Capability





Figure 15. R<sub>DS(on)</sub> vs. Gate Voltage

Figure 16. Normalized Gate Threshold Voltage vs. Temperature



Figure 17. Transient Thermal Response

#### PACKAGE MARKING AND ORDERING INFORMATION

| Part Number  | Top Marking  | Package            | Packing Method           | Reel Size | Tape Width | Quantity  |
|--------------|--------------|--------------------|--------------------------|-----------|------------|-----------|
| NVB110N65S3F | NVB110N65S3F | D <sup>2</sup> PAK | Tape & Reel <sup>†</sup> | 330 mm    | 24 mm      | 800 Units |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

SUPERFET and FRFET are registered trademarks of Semiconductor Components Industries, LLC.





#### **D<sup>2</sup>PAK-3 (TO-263, 3-LEAD)** CASE 418AJ

ISSUE F

**DATE 11 MAR 2021** 



RECOMMENDED
MOUNTING FOOTPRINT

 For additional information on our Pb-Free strategy and soldering details, please downloa the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDL DERRIV/D.

#### NOTES

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: INCHES
- 3. CHAMFER OPTIONAL
- I. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.005 PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE DUTERMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
- 5. THERMAL PAD CONTOUR IS OPTIONAL WITHIN DIMENSIONS E, L1, D1, AND E1.
- 6. OPTIONAL MOLD FEATURE.
- 7. ①,② ... OPTIONAL CONSTRUCTION FEATURE CALL DUTS.

|     | INCHES    |       | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN.      | MAX.  | MIN.        | MAX.  |  |
| A   | 0.160     | 0.190 | 4.06        | 4.83  |  |
| A1  | 0.000     | 0.010 | 0.00        | 0.25  |  |
| ھ   | 0.020     | 0.039 | 0.51        | 0.99  |  |
| u   | 0.012     | 0.029 | 0.30        | 0.74  |  |
| 52  | 0.045     | 0.065 | 1.14        | 1.65  |  |
| D   | 0.330     | 0.380 | 8.38        | 9.65  |  |
| D1  | 0.260     |       | 6.60        |       |  |
| E   | 0.380     | 0.420 | 9.65        | 10.67 |  |
| E1  | 0.245     | -     | 6.22        |       |  |
| e   | 0.100 BSC |       | 2.54 BSC    |       |  |
| Ξ   | 0.575     | 0.625 | 14.60       | 15.88 |  |
| ٦   | 0.070     | 0.110 | 1.78        | 2.79  |  |
| L1  |           | 0.066 |             | 1.68  |  |
| L2  |           | 0.070 |             | 1.78  |  |
| L3  | 0.010 BSC |       | 0.25 BSC    |       |  |
| М   | 0. 8.     |       | 0*          | 8*    |  |









VIEW A-A







VIEW A-A

OPTIONAL CONSTRUCTIONS

# XXXXXX = Specific Device Code

A = Assembly Location

WL = Wafer Lot Y = Year

WW = Work Week

W = Week Code (SSG)

M = Month Code (SSG)

G = Pb-Free Package

AKA = Polarity Indicator

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present. Some products may not follow the Generic Marking.

# GENERIC MARKING DIAGRAMS\*



DOCUMENT NUMBER:

98AON56370E

Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

DESCRIPTION:

D<sup>2</sup>PAK-3 (TO-263, 3-LEAD)

PAGE 1 OF 1

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales